Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp11555805ybi; Thu, 25 Jul 2019 19:08:49 -0700 (PDT) X-Google-Smtp-Source: APXvYqy3EliBX1SrPMdTHDXVVKcSnGpTWIV5q2z0EQcYkRJnXsvW1cxZ3vn1/zHxyZArNe9b2Ew0 X-Received: by 2002:a17:90a:1c17:: with SMTP id s23mr96118804pjs.108.1564106929915; Thu, 25 Jul 2019 19:08:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564106929; cv=none; d=google.com; s=arc-20160816; b=R/EHZicTRCUZsJeZh7EhCsWKlPEKRxMxI9D4cY/GoKRhHe2XXRv3BakF26fS76VaJY Ej0pZA6uDeJVBjITkqtuTu0gbsBCf7jpvaChd2Qqft+Fz6KUyB1zk9LGnlP0z0HQ/6IS mQiKh39XiLPDSkK/CzNA38tmZzWKdHPJKfSgOBPAv14M4kg1/q4GECh9p0tKO14jSaPt 4brR/cPXbM17+EDJXaR2xICYgKtmSFpE8k/BvfBvGXbUaqNiijS/uYqVYTEz37Btrzvz FsI/49sAA5gqdnC3+UhgZxRjFOLxNdnUhQLh0SbDIz4p4kfbKM2hj0oykzoF/51ifMpE TfCg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:content-disposition :mime-version:message-id:subject:cc:to:from:date; bh=aVYfBxH3r/S2xP+dzK2FjbX+mOJET3GILVtTgvkNL5o=; b=pkBuefnejNwX8/gbQTgPfD0T9EeJX0pqBznxRl9RH6Pf+OM7RjaEExKnOSLhYeS8W+ jK6UfEgLot1FJjgS1m3sS8FzAHeeCxD2hbs8cElRzAcaXRmfZT09++GdTZCEB5qjXcmF OQJ0Frcrror015Gb9WcodjpsaNl4Y7NxGob9y13VumMDx6Auaka+i7R1RBj69C+lVkf6 pyTZRmBuXU7q3EvUDLNAYoupHdmPBL9zQM7WAga6XNIBNPXwSjjY3fSOlQZ+1MUSuL2O TI2UZY1/cuGKGRE5qmGfr+5DJadKJLmj+pZEkHcXkCmCVyx7cuLDaZkb2FWRBhBIXqGA YSDw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e11si17422452plb.407.2019.07.25.19.08.30; Thu, 25 Jul 2019 19:08:49 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726120AbfGZCHt (ORCPT + 99 others); Thu, 25 Jul 2019 22:07:49 -0400 Received: from esa01.kjsl.com ([198.137.202.87]:3095 "EHLO esa01.kjsl.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725838AbfGZCHs (ORCPT ); Thu, 25 Jul 2019 22:07:48 -0400 Received: from unknown (HELO people.danlj.org) ([IPv6:2607:7c80:54:5:7609:68e3:940d:b47c]) by esa01.kjsl.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 26 Jul 2019 02:07:47 +0000 Received: from people.danlj.org (localhost [127.0.0.1]) by people.danlj.org (8.14.7/8.14.7) with ESMTP id x6Q27lOp012093 (version=TLSv1/SSLv3 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NO); Thu, 25 Jul 2019 22:07:47 -0400 Received: (from johnsonm@localhost) by people.danlj.org (8.14.7/8.15.2/Submit) id x6Q27k8j012092; Thu, 25 Jul 2019 22:07:46 -0400 Date: Thu, 25 Jul 2019 22:07:46 -0400 From: "Michael K. Johnson" To: adrian.hunter@intel.com, ulf.hansson@linaro.org Cc: linux-kernel@vger.kernel.org, linux-mmc@vger.kernel.org, Ben Chuang Subject: [PATCH v2 1/2] mmc: sdhci: Add PLL Enable support to internal clock setup Message-ID: <20190726020746.GB12042@people.danlj.org> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline User-Agent: Mutt/1.5.21 (2010-09-15) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The GL9750 and GL9755 chipsets, and possibly others, require PLL Enable setup as part of the internal clock setup as described in 3.2.1 Internal Clock Setup Sequence of SD Host Controller Simplified Specification Version 4.20. This changes the timeouts to the new specification of 150ms for each step and is documented as safe for "prior versions which do not support PLL Enable." Signed-off-by: Ben Chuang Co-developed-by: Michael K Johnson Signed-off-by: Michael K Johnson diff --git a/drivers/mmc/host/sdhci.c b/drivers/mmc/host/sdhci.c index 59acf8e3331e..14957578bf2e 100644 --- a/drivers/mmc/host/sdhci.c +++ b/drivers/mmc/host/sdhci.c @@ -1636,8 +1636,8 @@ void sdhci_enable_clk(struct sdhci_host *host, u16 clk) clk |= SDHCI_CLOCK_INT_EN; sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); - /* Wait max 20 ms */ - timeout = ktime_add_ms(ktime_get(), 20); + /* Wait max 150 ms */ + timeout = ktime_add_ms(ktime_get(), 150); while (1) { bool timedout = ktime_after(ktime_get(), timeout); @@ -1650,7 +1650,28 @@ void sdhci_enable_clk(struct sdhci_host *host, u16 clk) sdhci_dumpregs(host); return; } - udelay(10); + usleep_range(10,15); + } + + clk |= SDHCI_CLOCK_PLL_EN; + clk &= ~SDHCI_CLOCK_INT_STABLE; + sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL); + + /* Wait max 150 ms */ + timeout = ktime_add_ms(ktime_get(), 150); + while (1) { + bool timedout = ktime_after(ktime_get(), timeout); + + clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL); + if (clk & SDHCI_CLOCK_INT_STABLE) + break; + if (timedout) { + pr_err("%s: PLL clock never stabilised.\n", + mmc_hostname(host->mmc)); + sdhci_dumpregs(host); + return; + } + usleep_range(10,15); } clk |= SDHCI_CLOCK_CARD_EN; diff --git a/drivers/mmc/host/sdhci.h b/drivers/mmc/host/sdhci.h index 199712e7adbb..72601a4d2e95 100644 --- a/drivers/mmc/host/sdhci.h +++ b/drivers/mmc/host/sdhci.h @@ -114,6 +114,7 @@ #define SDHCI_DIV_HI_MASK 0x300 #define SDHCI_PROG_CLOCK_MODE 0x0020 #define SDHCI_CLOCK_CARD_EN 0x0004 +#define SDHCI_CLOCK_PLL_EN 0x0008 #define SDHCI_CLOCK_INT_STABLE 0x0002 #define SDHCI_CLOCK_INT_EN 0x0001