Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp216131ybi; Fri, 26 Jul 2019 08:36:14 -0700 (PDT) X-Google-Smtp-Source: APXvYqyQ4quQ7A213bdoMLPtoQxjN93uctUCNPrwdYl6HszDjUGXXlFUK8yN/srG2CB+ezZCN4sF X-Received: by 2002:a17:90a:c68c:: with SMTP id n12mr99056919pjt.33.1564155374126; Fri, 26 Jul 2019 08:36:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564155374; cv=none; d=google.com; s=arc-20160816; b=iRAx0XY371/7q/9/5q898ZCitQ1tn6hyY/JBpOzRGUhdtNZmFrzzDJ4sUm/2MlMYTr RRPeeePIQg6xmgMkSyHutkABYngWpBTwC2W4j3cpYCH3Zs/qYJDijeYZwxMuf+RGaG+6 uMJoqDvUK24vcBVFWf8csWP3UiDtvYa4RfBBwortlhPMjhbbhdmF1fl9mQKSEppFgSSx 6qtuGuPryrcWUKTZCcq5jlXlN0t1o7izTkjARAMMOFT+tRNfVkRhncXwUROziWt5Ql31 L5nhkW8O4gCpRA457HywFJybVymtLgqc3BKqVlVUMKZMT3v3x7pJdVFh+uJsXGqbFJWW NmKg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=Rc2+cVogzFFlC1UCw2Gd1bIcG5zHUyJ61U9fa8+5WuI=; b=shlYa8HxRMKmaTqFInEQFl/AEzThsFYK0bzQ2GYjniERhj+661o/bJ/97kNjSGEcdY epN6QY+NtNiIPb4VC+JimLTigKkyNoCkFzBd2VHJAY5lm+JwVMv4QUyyMyEP7N9/Bk/l c8s3zmrSmnp4iVrp0nPC5uhNkIdAuWzd5YHftqI3f8RTY/2q+fMYVYN9tdYR0CooZMxb B6L71l48B482wgQcaVFXM2O/rLIEPtyZgSxUrjWY9K1KIaDM8CAqG5aq2uphQZmzEgGt oHVgkfw08qQwuOmmC0IIZApF+ZpAG8YJ/jB3VeN7YJjCAmOcVFSI4Q6L5519Ym/YUx7O pNzg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=mb4XBR9J; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l3si20238638pju.85.2019.07.26.08.35.59; Fri, 26 Jul 2019 08:36:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=mb4XBR9J; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389658AbfGZPdb (ORCPT + 99 others); Fri, 26 Jul 2019 11:33:31 -0400 Received: from mail.kernel.org ([198.145.29.99]:48876 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2389652AbfGZPd3 (ORCPT ); Fri, 26 Jul 2019 11:33:29 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 925D6205F4; Fri, 26 Jul 2019 15:33:27 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1564155208; bh=69rKnTvgyN+qeWnLwOG5ZuEexG9hRf9rbl27ZPHs/BA=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=mb4XBR9J52ePmw2aUNJXlPdJhsC6LDOjb1l2cfgX1eTtg7P3WFQoprkcR3+dwJt8r qe5PeX6q8TUDji7Q8yntSZjlwQZG5Vt8yh411fyPC6oVTP4/t2+MSlx7p+BRLgatnY B7ZqaZzfZjR/eaPbEEAGGYuI/47DtkCJmO6EdwKg= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Paul Cercueil , Linus Walleij , Paul Burton , Ralf Baechle , James Hogan , od@zcrc.me, linux-mips@vger.kernel.org Subject: [PATCH 4.19 39/50] MIPS: lb60: Fix pin mappings Date: Fri, 26 Jul 2019 17:25:14 +0200 Message-Id: <20190726152304.692128452@linuxfoundation.org> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190726152300.760439618@linuxfoundation.org> References: <20190726152300.760439618@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Paul Cercueil commit 1323c3b72a987de57141cabc44bf9cd83656bc70 upstream. The pin mappings introduced in commit 636f8ba67fb6 ("MIPS: JZ4740: Qi LB60: Add pinctrl configuration for several drivers") are completely wrong. The pinctrl driver name is incorrect, and the function and group fields are swapped. Fixes: 636f8ba67fb6 ("MIPS: JZ4740: Qi LB60: Add pinctrl configuration for several drivers") Cc: Signed-off-by: Paul Cercueil Reviewed-by: Linus Walleij Signed-off-by: Paul Burton Cc: Ralf Baechle Cc: James Hogan Cc: od@zcrc.me Cc: linux-mips@vger.kernel.org Cc: linux-kernel@vger.kernel.org Signed-off-by: Greg Kroah-Hartman --- arch/mips/jz4740/board-qi_lb60.c | 16 ++++++++-------- 1 file changed, 8 insertions(+), 8 deletions(-) --- a/arch/mips/jz4740/board-qi_lb60.c +++ b/arch/mips/jz4740/board-qi_lb60.c @@ -471,27 +471,27 @@ static unsigned long pin_cfg_bias_disabl static struct pinctrl_map pin_map[] __initdata = { /* NAND pin configuration */ PIN_MAP_MUX_GROUP_DEFAULT("jz4740-nand", - "10010000.jz4740-pinctrl", "nand", "nand-cs1"), + "10010000.pin-controller", "nand-cs1", "nand"), /* fbdev pin configuration */ PIN_MAP_MUX_GROUP("jz4740-fb", PINCTRL_STATE_DEFAULT, - "10010000.jz4740-pinctrl", "lcd", "lcd-8bit"), + "10010000.pin-controller", "lcd-8bit", "lcd"), PIN_MAP_MUX_GROUP("jz4740-fb", PINCTRL_STATE_SLEEP, - "10010000.jz4740-pinctrl", "lcd", "lcd-no-pins"), + "10010000.pin-controller", "lcd-no-pins", "lcd"), /* MMC pin configuration */ PIN_MAP_MUX_GROUP_DEFAULT("jz4740-mmc.0", - "10010000.jz4740-pinctrl", "mmc", "mmc-1bit"), + "10010000.pin-controller", "mmc-1bit", "mmc"), PIN_MAP_MUX_GROUP_DEFAULT("jz4740-mmc.0", - "10010000.jz4740-pinctrl", "mmc", "mmc-4bit"), + "10010000.pin-controller", "mmc-4bit", "mmc"), PIN_MAP_CONFIGS_PIN_DEFAULT("jz4740-mmc.0", - "10010000.jz4740-pinctrl", "PD0", pin_cfg_bias_disable), + "10010000.pin-controller", "PD0", pin_cfg_bias_disable), PIN_MAP_CONFIGS_PIN_DEFAULT("jz4740-mmc.0", - "10010000.jz4740-pinctrl", "PD2", pin_cfg_bias_disable), + "10010000.pin-controller", "PD2", pin_cfg_bias_disable), /* PWM pin configuration */ PIN_MAP_MUX_GROUP_DEFAULT("jz4740-pwm", - "10010000.jz4740-pinctrl", "pwm4", "pwm4"), + "10010000.pin-controller", "pwm4", "pwm4"), };