Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp3788160ybi; Mon, 29 Jul 2019 12:37:58 -0700 (PDT) X-Google-Smtp-Source: APXvYqx7Np0EmUaIwmqT2I8MKwzjtit/tSoU+BQYMZyguldXkmO9uvyk5QEFdCHKgIYEgoRsKWxG X-Received: by 2002:a17:902:e383:: with SMTP id ch3mr111192152plb.23.1564429078110; Mon, 29 Jul 2019 12:37:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564429078; cv=none; d=google.com; s=arc-20160816; b=k1DqCLvAR4qU7VI9eS83cd19LQOYA1Tfb1PP9zQIEWHeGzAB+eK0+KfSWzrC2OUR/b IbT6vXxVulqFfYEeOy7f/jBpwJb7F46iGUOcRpmxQMJPDIWYo5XT2dFUTv7AAKjtszVS 4GnZQ1lLRv99AUTRM8WsqePRRo9WYuEZBhdYpDXdE1fLzAYUAR4RnMnNx9RG6ECMlhVJ urVqbrbRl9HDLSjNNnvGzOHUeQNJrO8DHeqJ5kavPrrW5Ukn/1Dc8Wkj3VPEImsc/ln0 r0HLnZD3Uq/1GPgewwv2unWp7PqOqbKPSnXRnKfvr0ye2JvueK2ZNyl12Qv32hkpGsvr uwsQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=KR8XWDRizVg9NpH32yepl9pzlrIp6DDokOgAKlZbFgE=; b=VkBkqLhQaOazmrr1JNjltshEFOVsVbfhYWGbC/zpou1do2FUJiFIs8lL8xN6NRdq8r E1EdQBpoj7K42KR8QnTlLTaiwFfhh0emaLwW8pZ3at+ZTYmJ5IhQyPmjNCdjYxYg1lHb CZ9NHiMBFBM6IUlboySPdl9zC7EAzVzT5EBdvD7aDd8aizKRmg7K87c/7Z5/ktowEP3S E56nNcpd0AKelBresgp3WJ1e1FEoESoxqxkwDUyFb1blFJ8FprvIbIPKYXcdeUnfnagU Sy3IiEqXYlpFbBBKbHyqXFsjFNA0MXodrB9WOeYgFqL0Kk/4qe3hV0N3wtm3gwTR/x/Z hesg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=F8VM1fhZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l24si30772897pff.66.2019.07.29.12.37.42; Mon, 29 Jul 2019 12:37:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=F8VM1fhZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387590AbfG2TgY (ORCPT + 99 others); Mon, 29 Jul 2019 15:36:24 -0400 Received: from mail.kernel.org ([198.145.29.99]:50720 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2388589AbfG2TgW (ORCPT ); Mon, 29 Jul 2019 15:36:22 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 4EE972171F; Mon, 29 Jul 2019 19:36:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1564428981; bh=42ha1NLs1/dCDgblZDpy2Her42zYp7n9rF0DQ7f9RAE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=F8VM1fhZCavf288FryAhd7DUj5pUJAxwepmkgeSIEVRjZGiw+oXtqUdGF87aNhC0A wezYCAOvgkkgRTfOQAijkTgtsawK/Q19vs/CJ4RRPehuVW89wTM9D4mHEDu2oPrQrZ HVYGVvSmHvsoeOHKZm4Z94Y+HtPEeiYc4oR9ub5g= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Marc Zyngier , Bharat Kumar Gogada , Lorenzo Pieralisi , Sasha Levin Subject: [PATCH 4.14 247/293] PCI: xilinx-nwl: Fix Multi MSI data programming Date: Mon, 29 Jul 2019 21:22:18 +0200 Message-Id: <20190729190843.377966063@linuxfoundation.org> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190729190820.321094988@linuxfoundation.org> References: <20190729190820.321094988@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org [ Upstream commit 181fa434d0514e40ebf6e9721f2b72700287b6e2 ] According to the PCI Local Bus specification Revision 3.0, section 6.8.1.3 (Message Control for MSI), endpoints that are Multiple Message Capable as defined by bits [3:1] in the Message Control for MSI can request a number of vectors that is power of two aligned. As specified in section 6.8.1.6 "Message data for MSI", the Multiple Message Enable field (bits [6:4] of the Message Control register) defines the number of low order message data bits the function is permitted to modify to generate its system software allocated vectors. The MSI controller in the Xilinx NWL PCIe controller supports a number of MSI vectors specified through a bitmap and the hwirq number for an MSI, that is the value written in the MSI data TLP is determined by the bitmap allocation. For instance, in a situation where two endpoints sitting on the PCI bus request the following MSI configuration, with the current PCI Xilinx bitmap allocation code (that does not align MSI vector allocation on a power of two boundary): Endpoint #1: Requesting 1 MSI vector - allocated bitmap bits 0 Endpoint #2: Requesting 2 MSI vectors - allocated bitmap bits [1,2] The bitmap value(s) corresponds to the hwirq number that is programmed into the Message Data for MSI field in the endpoint MSI capability and is detected by the root complex to fire the corresponding MSI irqs. The value written in Message Data for MSI field corresponds to the first bit allocated in the bitmap for Multi MSI vectors. The current Xilinx NWL MSI allocation code allows a bitmap allocation that is not a power of two boundaries, so endpoint #2, is allowed to toggle Message Data bit[0] to differentiate between its two vectors (meaning that the MSI data will be respectively 0x0 and 0x1 for the two vectors allocated to endpoint #2). This clearly aliases with the Endpoint #1 vector allocation, resulting in a broken Multi MSI implementation. Update the code to allocate MSI bitmap ranges with a power of two alignment, fixing the bug. Fixes: ab597d35ef11 ("PCI: xilinx-nwl: Add support for Xilinx NWL PCIe Host Controller") Suggested-by: Marc Zyngier Signed-off-by: Bharat Kumar Gogada [lorenzo.pieralisi@arm.com: updated commit log] Signed-off-by: Lorenzo Pieralisi Acked-by: Marc Zyngier Signed-off-by: Sasha Levin --- drivers/pci/host/pcie-xilinx-nwl.c | 11 +++++------ 1 file changed, 5 insertions(+), 6 deletions(-) diff --git a/drivers/pci/host/pcie-xilinx-nwl.c b/drivers/pci/host/pcie-xilinx-nwl.c index dd527ea558d7..981a5195686f 100644 --- a/drivers/pci/host/pcie-xilinx-nwl.c +++ b/drivers/pci/host/pcie-xilinx-nwl.c @@ -485,15 +485,13 @@ static int nwl_irq_domain_alloc(struct irq_domain *domain, unsigned int virq, int i; mutex_lock(&msi->lock); - bit = bitmap_find_next_zero_area(msi->bitmap, INT_PCI_MSI_NR, 0, - nr_irqs, 0); - if (bit >= INT_PCI_MSI_NR) { + bit = bitmap_find_free_region(msi->bitmap, INT_PCI_MSI_NR, + get_count_order(nr_irqs)); + if (bit < 0) { mutex_unlock(&msi->lock); return -ENOSPC; } - bitmap_set(msi->bitmap, bit, nr_irqs); - for (i = 0; i < nr_irqs; i++) { irq_domain_set_info(domain, virq + i, bit + i, &nwl_irq_chip, domain->host_data, handle_simple_irq, @@ -511,7 +509,8 @@ static void nwl_irq_domain_free(struct irq_domain *domain, unsigned int virq, struct nwl_msi *msi = &pcie->msi; mutex_lock(&msi->lock); - bitmap_clear(msi->bitmap, data->hwirq, nr_irqs); + bitmap_release_region(msi->bitmap, data->hwirq, + get_count_order(nr_irqs)); mutex_unlock(&msi->lock); } -- 2.20.1