Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp4152110ybi; Mon, 29 Jul 2019 20:24:02 -0700 (PDT) X-Google-Smtp-Source: APXvYqytjYR8eLany7Hc63Y/w/8C1l8D1lz5D2GOn73amWAmkQDzJ9l7l9GXH+X+2omEtpM44cN8 X-Received: by 2002:a62:b615:: with SMTP id j21mr38776098pff.190.1564457042795; Mon, 29 Jul 2019 20:24:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564457042; cv=none; d=google.com; s=arc-20160816; b=dwH4wyBEEfjNlrJVH3zFzb1qg1Jb2brLDziLW1hwzg7CTckmiuwuGdWyVno6PkpnEU WlbHJrSid7Fi4u6/H75kZ/I0hCjKGByeeuXtCWcTeNCTnB8CdE87aDffjBEzUYplCfhG GPoI8pT4/AmKv2/IcpWRUkLVeuyf7zRqSGvsU3PCxHbIiS3MfeLAlcQe7hMgpyPQojWr 1knLBala/eMEvWr3QtS+Q3qesRBwsaBcjbtcGIMxWibVpg3Oo8sPbMfAoDKsc3HZgCza Ytx0AVct7ZRY7Yd0r+TC0C51FzvSQQFypPl9rq5iBvNGauzIcvKBY3JnWclDUIFpgo7A Epfg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=y8ddxm6QYKr4cOJC/+I9anGL3TPNwMqmnP3cDTHF4iA=; b=CeS9A40WLh7iNODWr/JZ0Wjs62o+I3lvoEntNu9ACy2vES6znEnqcA9q3XFuPiDobL vMe9syWC60FPgyIKWEUnvUjOl2Yxi1KcJgh4zGlytx/pzwd/jl4y1cctRVk5pQOftNwW ahHx6lyWsJUXGhiTxJHVdPcR4NKgDs/vA5JyNhOinpzZyK01F0jRSzGOfn8B53oZR1AC tvGcqdiVa3az3pBa4KMChoSiEUyPKVXVYUqE5LSKUca4BHq6rspVuyEKX/IX0fOjWpNL nxb0YxJc6C3xMv2J/ptSmeU5UBSsw+yEHtO0Yzr99fcUG5SVUEB6Uaadn05s+ufbdTG2 CckQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2egu48AB; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l186si29610508pgd.455.2019.07.29.20.23.47; Mon, 29 Jul 2019 20:24:02 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2egu48AB; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729394AbfG2XSB (ORCPT + 99 others); Mon, 29 Jul 2019 19:18:01 -0400 Received: from mail.kernel.org ([198.145.29.99]:50624 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727808AbfG2XSB (ORCPT ); Mon, 29 Jul 2019 19:18:01 -0400 Received: from mail-qt1-f174.google.com (mail-qt1-f174.google.com [209.85.160.174]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 8040A216C8; Mon, 29 Jul 2019 23:18:00 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1564442280; bh=N2rwtwUzQ5vXhc2Rou7m8QrX8MBo9QM1SyZEDt1CeDE=; h=References:In-Reply-To:From:Date:Subject:To:Cc:From; b=2egu48ABH4l6nA3u50w8c3A0+yVjUm7oMKY3q7iV86uivReQ1samnXXJVAtGLk62b tLEtkmMV7DaUAZzMxln6LJWXupPiuGqwdhQmj1slbukiFcR5B+kbZlPj2CUJh4i5S8 BaMv0MdzgNPIK1cOlXtaWLKvkOMowaKRbaQ51f/o= Received: by mail-qt1-f174.google.com with SMTP id w17so16898823qto.10; Mon, 29 Jul 2019 16:18:00 -0700 (PDT) X-Gm-Message-State: APjAAAXx0wJXFQl2aaF+dNsa9Xy6uYZ37YPxA+phqWr/rv68gWG7PWtl as0sfWYnJo6Jbuu8dAlT+Tb0p6WVD6IeyC8e4g== X-Received: by 2002:aed:3fb0:: with SMTP id s45mr80553657qth.136.1564442279665; Mon, 29 Jul 2019 16:17:59 -0700 (PDT) MIME-Version: 1.0 References: <20190727175315.28834-1-martin.blumenstingl@googlemail.com> <20190727175315.28834-2-martin.blumenstingl@googlemail.com> In-Reply-To: <20190727175315.28834-2-martin.blumenstingl@googlemail.com> From: Rob Herring Date: Mon, 29 Jul 2019 17:17:47 -0600 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH 1/5] dt-bindings: MIPS: lantiq: Add documentation for the External Bus Unit To: Martin Blumenstingl Cc: Thomas Gleixner , Jason Cooper , maz@kernel.org, Ralf Baechle , Paul Burton , James Hogan , linux-mips@vger.kernel.org, devicetree@vger.kernel.org, "linux-kernel@vger.kernel.org" , Mark Rutland , John Crispin , Hauke Mehrtens Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, Jul 27, 2019 at 11:53 AM Martin Blumenstingl wrote: > > Lantiq SoCs contain a so-called External Bus Unit. > > It attaches PCI memory as well as NAND and NOR flash. Additioanlly it typo > contains an interrupt-controller for the PCI_INTA interrupt line. > > Signed-off-by: Martin Blumenstingl > --- > .../bindings/mips/lantiq/lantiq,ebu.yaml | 53 +++++++++++++++++++ > 1 file changed, 53 insertions(+) > create mode 100644 Documentation/devicetree/bindings/mips/lantiq/lantiq,ebu.yaml > > diff --git a/Documentation/devicetree/bindings/mips/lantiq/lantiq,ebu.yaml b/Documentation/devicetree/bindings/mips/lantiq/lantiq,ebu.yaml > new file mode 100644 > index 000000000000..0b0b27d0b64b > --- /dev/null > +++ b/Documentation/devicetree/bindings/mips/lantiq/lantiq,ebu.yaml > @@ -0,0 +1,53 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/mips/lantiq/lantiq,ebu.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Lantiq External Bus Unit (EBU) bindings > + > +maintainers: > + - Martin Blumenstingl > + > +properties: > + compatible: > + enum: > + - lantiq,falcon-ebu > + - lantiq,xway-ebu > + > + reg: > + maxItems: 1 > + > + clocks: > + items: > + - description: The EBU module clock I prefer just 'maxItems: 1' as when there's only one clock, the description is not too useful. > + > + interrupt-controller: > + type: boolean Just 'true' is fine as this already has a defined type. > + > + interrupt-cells: > + const: 2 > + > + interrupts: > + items: > + - description: The EBU module interrupt line > + > +required: > + - compatible > + - reg > + - clocks > + > +additionalProperties: false > + > +examples: > + - | > + memory-controller@e105300 { > + compatible = "lantiq,xway-ebu"; > + reg = <0xe105300 0x100>; > + clocks = <&pmu 10>; > + interrupt-controller; > + #interrupt-cells = <2>; > + interrupt-parent = <&icu0>; > + interrupts = <30>; > + }; > +... > -- > 2.22.0 >