Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp4221271ybi; Mon, 29 Jul 2019 21:54:13 -0700 (PDT) X-Google-Smtp-Source: APXvYqzkmSCUqvWR/mLe3vTvT/d0H41eIn0Hsah/xQa9QKP8ybKQwCksRDZOltUmLlul45QIH0jV X-Received: by 2002:a17:90a:7f85:: with SMTP id m5mr114900284pjl.78.1564462453768; Mon, 29 Jul 2019 21:54:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564462453; cv=none; d=google.com; s=arc-20160816; b=dj4F0dRlusTeREKj1e+dBi5M1UHVNdPmla7jXUZQI85zhm9Z/2yhrTlYoo1lDsLiyG ectJOJDy/prb610G7FyAH5WAVdZPe2Yqcxdvi3jlKQ7NxCbFFoKpXahHZKH20Yq+8UNM k8pKDMZSCySfehhwElIK+pusHypfFmPKxq+ZNcrmVhpaiJAVDlh+nBKtId1kcJui72+M Dfmc82YTGTi77TJIeOY8kUPbQM4+cY4AuyLHXSGzypa1A/C7FyzOAUDv1+DGOSoBkoHi yX7jXmjXLBR7k9lu8of6IlXD34bjRB8wE8jceh8mqzCHLpgC8gHv1wXmJGaVMxL7KQ4w fSzQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from; bh=TIXohEzbZSl0eHGnSXTgxiOL4fR8+FhoeRRoOjy/YN4=; b=q27OsGNneei2jwyY4gQUdh7Ra3UiK9+Y5NNXoCrLoyI1fry5AUrTrSLboOBPxTfaJu lqyQzmlMpDr19uPivC621LFVB8LUHmouPbBxW85tTZe8qA127z5j0yCrKUJmcCuSZqlC sWoBg3JYxM2URVHohSB29Vr2ceDmZJC+k/USPtNOJ3AnyVlH/ezIoCSks7ljR8QfFgcT ypsTF8PP7qC6+lLeFQ7ydT4ajbQAL8k4INYElkVARBZRz3pM3L64gCa75Eo1mM0EINTx C4UYpDudwASc6b2e1dguGTEHeMtq6b7jm69BhHdeMhtyh38PJTIkBKoESaQJYPkgsuRG tKnA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 73si30846011pfu.148.2019.07.29.21.53.58; Mon, 29 Jul 2019 21:54:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731274AbfG3CbC (ORCPT + 99 others); Mon, 29 Jul 2019 22:31:02 -0400 Received: from inva021.nxp.com ([92.121.34.21]:36018 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730971AbfG3CbB (ORCPT ); Mon, 29 Jul 2019 22:31:01 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 5667D20053E; Tue, 30 Jul 2019 04:30:59 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 6E6A9200538; Tue, 30 Jul 2019 04:30:54 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 318C1402F1; Tue, 30 Jul 2019 10:30:48 +0800 (SGT) From: Anson.Huang@nxp.com To: rui.zhang@intel.com, edubezval@gmail.com, daniel.lezcano@linaro.org, robh+dt@kernel.org, mark.rutland@arm.com, linux-pm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Linux-imx@nxp.com Subject: [PATCH V3 1/5] thermal: qoriq: Add clock operations Date: Tue, 30 Jul 2019 10:21:22 +0800 Message-Id: <20190730022126.17883-1-Anson.Huang@nxp.com> X-Mailer: git-send-email 2.9.5 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Anson Huang Some platforms like i.MX8MQ has clock control for this module, need to add clock operations to make sure the driver is working properly. Signed-off-by: Anson Huang Reviewed-by: Guido Günther --- Changes since V2: - move this patch as first patch in the series; - add clock disable handling in error path of probe. --- drivers/thermal/qoriq_thermal.c | 23 +++++++++++++++++++++++ 1 file changed, 23 insertions(+) diff --git a/drivers/thermal/qoriq_thermal.c b/drivers/thermal/qoriq_thermal.c index 7b36493..2893947 100644 --- a/drivers/thermal/qoriq_thermal.c +++ b/drivers/thermal/qoriq_thermal.c @@ -2,6 +2,7 @@ // // Copyright 2016 Freescale Semiconductor, Inc. +#include #include #include #include @@ -72,6 +73,7 @@ struct qoriq_sensor { struct qoriq_tmu_data { struct qoriq_tmu_regs __iomem *regs; + struct clk *clk; bool little_endian; struct qoriq_sensor *sensor[SITES_MAX]; }; @@ -209,6 +211,16 @@ static int qoriq_tmu_probe(struct platform_device *pdev) goto err_iomap; } + data->clk = devm_clk_get_optional(&pdev->dev, NULL); + if (IS_ERR(data->clk)) + return PTR_ERR(data->clk); + + ret = clk_prepare_enable(data->clk); + if (ret) { + dev_err(&pdev->dev, "Failed to enable clock\n"); + return ret; + } + qoriq_tmu_init_device(data); /* TMU initialization */ ret = qoriq_tmu_calibration(pdev); /* TMU calibration */ @@ -225,6 +237,7 @@ static int qoriq_tmu_probe(struct platform_device *pdev) return 0; err_tmu: + clk_disable_unprepare(data->clk); iounmap(data->regs); err_iomap: @@ -241,6 +254,9 @@ static int qoriq_tmu_remove(struct platform_device *pdev) tmu_write(data, TMR_DISABLE, &data->regs->tmr); iounmap(data->regs); + + clk_disable_unprepare(data->clk); + platform_set_drvdata(pdev, NULL); return 0; @@ -257,14 +273,21 @@ static int qoriq_tmu_suspend(struct device *dev) tmr &= ~TMR_ME; tmu_write(data, tmr, &data->regs->tmr); + clk_disable_unprepare(data->clk); + return 0; } static int qoriq_tmu_resume(struct device *dev) { u32 tmr; + int ret; struct qoriq_tmu_data *data = dev_get_drvdata(dev); + ret = clk_prepare_enable(data->clk); + if (ret) + return ret; + /* Enable monitoring */ tmr = tmu_read(data, &data->regs->tmr); tmr |= TMR_ME; -- 2.7.4