Received: by 2002:a25:ad19:0:0:0:0:0 with SMTP id y25csp5733107ybi; Wed, 31 Jul 2019 02:28:43 -0700 (PDT) X-Google-Smtp-Source: APXvYqywW0Fn2az70xa9TDarkXTO+LVNb2gWO0IplD41IMpDyhL4QyOtfklidZtWh0yIlxG12iwi X-Received: by 2002:a17:90a:206a:: with SMTP id n97mr1975920pjc.10.1564565323419; Wed, 31 Jul 2019 02:28:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564565323; cv=none; d=google.com; s=arc-20160816; b=J7rNUMDLqZO/Oy0d04gM1HyguAFS5JjGPfA/yIB3oi4cjQv8VoYI1VtEObqsA2B3e7 7I/LB3SCZXqtQZKiuyyqK3qgKI1eWlE5PVBq65tQIf8dhfZtgjJq9Z0tdtmPup6OlFah PGI3cNc8g1YmbLu3Xwh+vAg4VvvMsTOKQw2HGIfcTwaluC6AkZLsV65yML8Vy8cuVBfd SWXjveiOcwg0QweHmQFLiHFmjttOxw2HwJUIbWnM3Gs33IFY7K3dJSvser/GkzZF7AXC h0xJjcoaBbZyAKuDsy3JKYZ+YVGsL4E1cNX/ZQB3k/o0rMWvocD7qcQ9ZiZw9RXQQFKF GGsw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=tys11WF7FiBbva0mPM06RvxVHoTJLCHaJFi1kgHKOlY=; b=FnrkcUIgfmCHMKGMk5qDmblmWZvP6a3K7J8Xwtv6FTrg+YwFXfB3mmcUtVvZxcXHVW XOcPeATuZhK4+UL/PWky4mSplEVnsF9lNY6nHCmfHrUtBfLo+gA+TnTFmWnwn3UmpUs/ ZukLG2299lqZbmudRAxXg42Tau8N6C0LTK7j7vvsNmgg3adiXp2HNqNJDIk4opMhbonS zqS09MN/8alHKMbWOVizBBlodeULydMRKlNWSdO7gq+rScdiauDrYD63rrK7St3jnQoY OzFBf7xBENAfQhRUxFDXkUetzOZTQmvZtHU+fV1KfhWUnFJ+WBTG/xrhQgIt7i3UhO0Q UyHg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@duncanthrax.net header.s=dkim header.b=VWmBZSuU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 207si34511207pfu.258.2019.07.31.02.28.27; Wed, 31 Jul 2019 02:28:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@duncanthrax.net header.s=dkim header.b=VWmBZSuU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728589AbfGaJ1Q (ORCPT + 99 others); Wed, 31 Jul 2019 05:27:16 -0400 Received: from smtp.duncanthrax.net ([89.31.1.170]:40094 "EHLO smtp.duncanthrax.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728170AbfGaJ1Q (ORCPT ); Wed, 31 Jul 2019 05:27:16 -0400 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; d=duncanthrax.net; s=dkim; h=In-Reply-To:Content-Type:MIME-Version:References :Message-ID:Subject:Cc:To:From:Date; bh=tys11WF7FiBbva0mPM06RvxVHoTJLCHaJFi1kgHKOlY=; b=VWmBZSuU83JjDnf9gMTaxrmzwn L9+fc/xpWeDeXZSEI/yzPMyWYCcv0q+KeV8O2qeIlc0spZPwS8zCive5J22gcI0xvRa6BgxYG0eT8 ty5Kg3Pq+IeY2sPwZwChlunbSVDEXqnQBnphMnW8RDTnsCCyKFs/eIxGSi6de0U8qTQw=; Received: from frobwit.duncanthrax.net ([89.31.1.178] helo=t470p.stackframe.org) by smtp.eurescom.eu with esmtpsa (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.86_2) (envelope-from ) id 1hsksy-0002wy-IF; Wed, 31 Jul 2019 11:27:04 +0200 Date: Wed, 31 Jul 2019 11:27:03 +0200 From: Sven Schnelle To: Steven Price Cc: Anshuman Khandual , linux-mm@kvack.org, Helge Deller , Mark Rutland , x86@kernel.org, Arnd Bergmann , Ard Biesheuvel , Peter Zijlstra , Catalin Marinas , Dave Hansen , linux-kernel@vger.kernel.org, =?iso-8859-1?B?Suly9G1l?= Glisse , Ingo Molnar , Borislav Petkov , Andy Lutomirski , "H. Peter Anvin" , James Morse , Thomas Gleixner , Will Deacon , Andrew Morton , linux-arm-kernel@lists.infradead.org, "Liang, Kan" Subject: Re: [PATCH v9 00/21] Generic page walk and ptdump Message-ID: <20190731092703.GA31316@t470p.stackframe.org> References: <20190722154210.42799-1-steven.price@arm.com> <794fb469-00c8-af10-92a8-cb7c0c83378b@arm.com> <270ce719-49f9-7c61-8b25-bc9548a2f478@arm.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <270ce719-49f9-7c61-8b25-bc9548a2f478@arm.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Steven, On Mon, Jul 29, 2019 at 12:32:25PM +0100, Steven Price wrote: > > parisc is more interesting and I'm not sure if this is necessarily > correct. I originally proposed a patch with the line "For parisc, we > don't support large pages, so add stubs returning 0" which got Acked by > Helge Deller. However going back to look at that again I see there was a > follow up thread[2] which possibly suggests I was wrong? I just started a week ago implementing ptdump for PA-RISC. Didn't notice that you're working on making it generic, which is nice. I'll adjust my code to use the infrastructure you're currently developing. > Can anyone shed some light on whether parisc does support leaf entries > of the page table tree at a higher than the normal depth? > > [1] https://lkml.org/lkml/2019/2/27/572 > [2] https://lkml.org/lkml/2019/3/5/610 My understanding is that PA-RISC only has leaf entries on PTE level. > The intention is that the page table walker would be available for all > architectures so that it can be used in any generic code - PTDUMP simply > seemed like a good place to start. > > > Now that pmd_leaf() and pud_leaf() are getting used in walk_page_range() these > > functions need to be defined on all arch irrespective if they use PTDUMP or not > > or otherwise just define it for archs which need them now for sure i.e x86 and > > arm64 (which are moving to new generic PTDUMP framework). Other archs can > > implement these later. I'll take care of the PA-RISC part - for 32 bit your generic code works, for 64Bit i need to learn a bit more about the following hack: arch/parisc/include/asm/pgalloc.h:15 /* Allocate the top level pgd (page directory) * * Here (for 64 bit kernels) we implement a Hybrid L2/L3 scheme: we * allocate the first pmd adjacent to the pgd. This means that we can * subtract a constant offset to get to it. The pmd and pgd sizes are * arranged so that a single pmd covers 4GB (giving a full 64-bit * process access to 8TB) so our lookups are effectively L2 for the * first 4GB of the kernel (i.e. for all ILP32 processes and all the * kernel for machines with under 4GB of memory) */ I see that your change clear P?D entries when p?d_bad() returns true, which - i think - would be the case with the PA-RISC implementation. Regards Sven