Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp1181204ybh; Sat, 3 Aug 2019 19:58:44 -0700 (PDT) X-Google-Smtp-Source: APXvYqw/pWrcZlcrl0xNx6jj7VMv6Mh22nZDbzb6ZmZEZKtGXqyOlchV4vCD6e+rvOtt06gOWdcy X-Received: by 2002:a63:204b:: with SMTP id r11mr91027236pgm.121.1564887524588; Sat, 03 Aug 2019 19:58:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1564887524; cv=none; d=google.com; s=arc-20160816; b=BC9F5u+jIW4kDTxV+YqCe8y2DGZkBMmMtPTtL1WuQTn4d2z+CWE9yvH4cruwc5Axqy /6vN20QrTCzwI1zGYDcNoxvPvn9PdhDDVr7AfMtwQxeI2YdcMybo9ZpLltm2rqHnn0sh I6XA4PbeWE7Qp/dwQ3QiN/hhT4nuJepOUrPbwPR6x8mQj6FKjffHuCEVhM8EP+DvVLmZ d4H/J9mSALoowvh27GNdyUldhact0q9YV998Ieq4arlEwJTj5gcBO3xJlk4hDZyn4qHj s4KnCxrjhNtmgbxvvuiiFQhlM09X3kYhm2vLqkE4Mbx1RjMyp6f7H2tulybKCwQxdD3z q3kA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:organization:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=vg59CkuMp1JIs93YLw9jR4N5HWoKWrooecpyHxLqDmA=; b=JeWNEtGIAGwwDNzSCBIXylK4drIByeBgTDIPs6D2RxEYkVjdhx4fV5rxZieuOe9Dv6 Foq1mSnA+P5hG8eE0suNwdy401nAPFwG7VhPRQnIL8vVG19ox1kvgIz/Z6VRThD2rheP Po2DHQqg/ZqYb9QUaHl/14Xf+pnvAVaxWhWbeH6sk5/j/sCI0heM9Q1D/5SaZ6trrzqd MtpenALGvkm4kcGqN+0ARC51m4sdBCXGnhGma1cDsWBdtZo39QLy8LIywnjjGWO/TbCq 3sgqMff13asNlCuKOkA3Js/7Mh9HX3WzldzI5XtWLdJfimLPwNwbXcf93atR5kW5x11m Mp0w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b41si38167737pla.409.2019.08.03.19.58.29; Sat, 03 Aug 2019 19:58:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2404167AbfHBUs0 (ORCPT + 99 others); Fri, 2 Aug 2019 16:48:26 -0400 Received: from mga09.intel.com ([134.134.136.24]:23759 "EHLO mga09.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727848AbfHBUsZ (ORCPT ); Fri, 2 Aug 2019 16:48:25 -0400 X-Amp-Result: UNSCANNABLE X-Amp-File-Uploaded: False Received: from orsmga006.jf.intel.com ([10.7.209.51]) by orsmga102.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 02 Aug 2019 13:48:25 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.64,339,1559545200"; d="scan'208";a="178256598" Received: from psathya-mobl1.ger.corp.intel.com (HELO localhost) ([10.252.36.242]) by orsmga006.jf.intel.com with ESMTP; 02 Aug 2019 13:48:18 -0700 Date: Fri, 2 Aug 2019 23:48:17 +0300 From: Jarkko Sakkinen To: Sean Christopherson Cc: linux-kernel@vger.kernel.org, x86@kernel.org, linux-sgx@vger.kernel.org, akpm@linux-foundation.org, dave.hansen@intel.com, nhorman@redhat.com, npmccallum@redhat.com, serge.ayoun@intel.com, shay.katz-zamir@intel.com, haitao.huang@intel.com, andriy.shevchenko@linux.intel.com, tglx@linutronix.de, kai.svahn@intel.com, bp@alien8.de, josh@joshtriplett.org, luto@kernel.org, kai.huang@intel.com, rientjes@google.com, cedric.xing@intel.com Subject: Re: [PATCH v21 08/28] x86/cpu/intel: Detect SGX support and update caps appropriately Message-ID: <20190802204754.gw4elehzvnjh33jq@linux.intel.com> References: <20190713170804.2340-1-jarkko.sakkinen@linux.intel.com> <20190713170804.2340-9-jarkko.sakkinen@linux.intel.com> <20190724193542.GD25376@linux.intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190724193542.GD25376@linux.intel.com> Organization: Intel Finland Oy - BIC 0357606-4 - Westendinkatu 7, 02160 Espoo User-Agent: NeoMutt/20180716 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Jul 24, 2019 at 12:35:42PM -0700, Sean Christopherson wrote: > On Sat, Jul 13, 2019 at 08:07:44PM +0300, Jarkko Sakkinen wrote: > > arch/x86/kernel/cpu/intel.c | 71 +++++++++++++++++++++++++++++++++++++ > > 1 file changed, 71 insertions(+) > > > > diff --git a/arch/x86/kernel/cpu/intel.c b/arch/x86/kernel/cpu/intel.c > > index 8d6d92ebeb54..1503b251d10f 100644 > > --- a/arch/x86/kernel/cpu/intel.c > > +++ b/arch/x86/kernel/cpu/intel.c > > @@ -623,6 +623,72 @@ static void detect_tme(struct cpuinfo_x86 *c) > > c->x86_phys_bits -= keyid_bits; > > } > > > > +static void __maybe_unused detect_sgx(struct cpuinfo_x86 *c) > > +{ > > + unsigned long long fc; > > + > > + rdmsrl(MSR_IA32_FEATURE_CONTROL, fc); > > + if (!(fc & FEATURE_CONTROL_LOCKED)) { > > + pr_err_once("sgx: The feature control MSR is not locked\n"); > > + goto err_unsupported; > > + } > > + > > + if (!(fc & FEATURE_CONTROL_SGX_ENABLE)) { > > + pr_err_once("sgx: SGX is not enabled in IA32_FEATURE_CONTROL MSR\n"); > > + goto err_unsupported; > > + } > > + > > + if (!cpu_has(c, X86_FEATURE_SGX1)) { > > + pr_err_once("sgx: SGX1 instruction set is not supported\n"); > > + goto err_unsupported; > > + } > > + > > + if (!(fc & FEATURE_CONTROL_SGX_LE_WR)) { > > + pr_info_once("sgx: The launch control MSRs are not writable\n"); > > + goto err_msrs_rdonly; > > + } > > + > > + return; > > + > > +err_unsupported: > > + setup_clear_cpu_cap(X86_FEATURE_SGX); > > + setup_clear_cpu_cap(X86_FEATURE_SGX1); > > + setup_clear_cpu_cap(X86_FEATURE_SGX2); > > + > > +err_msrs_rdonly: > > + setup_clear_cpu_cap(X86_FEATURE_SGX_LC); > > +} > > + > > +static void init_intel_energy_perf(struct cpuinfo_x86 *c) > > +{ > > + u64 epb; > > + > > + /* > > + * Initialize MSR_IA32_ENERGY_PERF_BIAS if not already initialized. > > + * (x86_energy_perf_policy(8) is available to change it at run-time.) > > + */ > > + if (!cpu_has(c, X86_FEATURE_EPB)) > > + return; > > + > > + rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb); > > + if ((epb & 0xF) != ENERGY_PERF_BIAS_PERFORMANCE) > > + return; > > + > > + pr_warn_once("ENERGY_PERF_BIAS: Set to 'normal', was 'performance'\n"); > > + pr_warn_once("ENERGY_PERF_BIAS: View and update with x86_energy_perf_policy(8)\n"); > > + epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL; > > + wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb); > > +} > > + > > +static void intel_bsp_resume(struct cpuinfo_x86 *c) > > +{ > > + /* > > + * MSR_IA32_ENERGY_PERF_BIAS is lost across suspend/resume, > > + * so reinitialize it properly like during bootup: > > + */ > > + init_intel_energy_perf(c); > > +} > > + > > static void init_cpuid_fault(struct cpuinfo_x86 *c) > > { > > u64 msr; > > @@ -760,6 +826,11 @@ static void init_intel(struct cpuinfo_x86 *c) > > if (cpu_has(c, X86_FEATURE_TME)) > > detect_tme(c); > > > > + if (IS_ENABLED(CONFIG_INTEL_SGX) && cpu_has(c, X86_FEATURE_SGX)) > > + detect_sgx(c); > > + > > + init_intel_energy_perf(c); > > All of the energy_perf additions are bogus, looks like a rebase gone wrong. Thanks for catching this. /Jarkko