Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp2762892ybh; Mon, 5 Aug 2019 06:28:00 -0700 (PDT) X-Google-Smtp-Source: APXvYqwMsif2Mn5Qbhrotz0iuVw4LGiYwicsk9PnWBkDrSihDfwfObORGLexukmB1pIADGZjWuUD X-Received: by 2002:a63:7a01:: with SMTP id v1mr139521134pgc.310.1565011679855; Mon, 05 Aug 2019 06:27:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565011679; cv=none; d=google.com; s=arc-20160816; b=BUMhKoi0B0rn2TXDN4jlOyyMDKAQBfLOZA52hzR1XjgE7CkmyHPUYn4jmIC3TtIv3k 7DgAFG01jFYWebPuyr9cWJ+paiuR8AHlgsclsITC9nufeTPCv9vScIRIk1EWzDrf1vE5 Gc3uO6CB6MKfsCIryOOIrEfvfpcjTevV7OT89uZ1VSR6oa8ODEfL0h8gwoHwHsSozNba CpTF+DctNe58kQu7JMrgtoWJx4XyFjhT+k7x9ici9d/dCk8xAoLhMNC/wOwLFy94ANWU GIom7dYOHeSp1Kn9FR+Mpx4lOemHNkvZ4kjY1YVYSF8hS1kDw3gyTUPFsp1A4jTV7TTy lNMg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=IkvdfiWKZ4/JmjFzk1qANVYHo1XoA0K1qoepBDlFJk4=; b=Kcaz45uzuiyEtWsLfobzMpR096v2JI+Kd2q5xRQ5mJDTDCTp8ieQTKEgtlBnO8E+Zc bRun+KDcbfI9AdyuUyj3tPzByFx92j3Y8scsXnPpMsWrSUXfAVAaJtlLuxoEJ7DJvfB0 h7lQ7Ws2U1ICMqDp6JqlSDx5EO4b3gCWlOG154TXz05x8RcoDBlWep35u4lwtQo6vMC9 VyyXfW6FCc4woWUOMtUNqlF6ZWxgG6+3N9n6/RyuabjlMDgb6kygrpCpPkCGAiCz6RI1 x1w96Q6g/37lKYDJxhv5J5JdHVzvSt5hWCLRDxH2h+HQ+y5pZ143BsNmvs4s7uYeEnih jq4A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2tkGSqig; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 67si43628955pfb.242.2019.08.05.06.27.44; Mon, 05 Aug 2019 06:27:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2tkGSqig; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730870AbfHENZN (ORCPT + 99 others); Mon, 5 Aug 2019 09:25:13 -0400 Received: from mail.kernel.org ([198.145.29.99]:33650 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730841AbfHENZL (ORCPT ); Mon, 5 Aug 2019 09:25:11 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id B030820880; Mon, 5 Aug 2019 13:25:09 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1565011510; bh=GNhqgG+H+h+1PissY8jYbYKYbFIfURpMKzetJOjLhs4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=2tkGSqighlNwWFejrS8zXLrYDHRNvpxbdgP0Q1J0K9hc00heEuIEFgg2Vcjx/Wqze ZyK3038pWyU4MnO3YUWPeREOldBsZR1PsjW368MO6a/vfzFWSSeJCVo9kJJuZoQSz4 oNEVvjjfFmPNkDg4CHGXgbl81Y6+io0hikxw8M/0= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Suganath Prabu , Christoph Hellwig , "Martin K. Petersen" Subject: [PATCH 5.2 116/131] scsi: mpt3sas: Use 63-bit DMA addressing on SAS35 HBA Date: Mon, 5 Aug 2019 15:03:23 +0200 Message-Id: <20190805124959.723352420@linuxfoundation.org> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190805124951.453337465@linuxfoundation.org> References: <20190805124951.453337465@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suganath Prabu commit df9a606184bfdb5ae3ca9d226184e9489f5c24f7 upstream. Although SAS3 & SAS3.5 IT HBA controllers support 64-bit DMA addressing, as per hardware design, if DMA-able range contains all 64-bits set (0xFFFFFFFF-FFFFFFFF) then it results in a firmware fault. E.g. SGE's start address is 0xFFFFFFFF-FFFF000 and data length is 0x1000 bytes. when HBA tries to DMA the data at 0xFFFFFFFF-FFFFFFFF location then HBA will fault the firmware. Driver will set 63-bit DMA mask to ensure the above address will not be used. Cc: # 5.1.20+ Signed-off-by: Suganath Prabu Reviewed-by: Christoph Hellwig Signed-off-by: Martin K. Petersen Signed-off-by: Greg Kroah-Hartman --- drivers/scsi/mpt3sas/mpt3sas_base.c | 12 +++++++----- 1 file changed, 7 insertions(+), 5 deletions(-) --- a/drivers/scsi/mpt3sas/mpt3sas_base.c +++ b/drivers/scsi/mpt3sas/mpt3sas_base.c @@ -2683,6 +2683,8 @@ _base_config_dma_addressing(struct MPT3S { u64 required_mask, coherent_mask; struct sysinfo s; + /* Set 63 bit DMA mask for all SAS3 and SAS35 controllers */ + int dma_mask = (ioc->hba_mpi_version_belonged > MPI2_VERSION) ? 63 : 64; if (ioc->is_mcpu_endpoint) goto try_32bit; @@ -2692,17 +2694,17 @@ _base_config_dma_addressing(struct MPT3S goto try_32bit; if (ioc->dma_mask) - coherent_mask = DMA_BIT_MASK(64); + coherent_mask = DMA_BIT_MASK(dma_mask); else coherent_mask = DMA_BIT_MASK(32); - if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) || + if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(dma_mask)) || dma_set_coherent_mask(&pdev->dev, coherent_mask)) goto try_32bit; ioc->base_add_sg_single = &_base_add_sg_single_64; ioc->sge_size = sizeof(Mpi2SGESimple64_t); - ioc->dma_mask = 64; + ioc->dma_mask = dma_mask; goto out; try_32bit: @@ -2724,7 +2726,7 @@ static int _base_change_consistent_dma_mask(struct MPT3SAS_ADAPTER *ioc, struct pci_dev *pdev) { - if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) { + if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(ioc->dma_mask))) { if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) return -ENODEV; } @@ -4631,7 +4633,7 @@ _base_allocate_memory_pools(struct MPT3S total_sz += sz; } while (ioc->rdpq_array_enable && (++i < ioc->reply_queue_count)); - if (ioc->dma_mask == 64) { + if (ioc->dma_mask > 32) { if (_base_change_consistent_dma_mask(ioc, ioc->pdev) != 0) { ioc_warn(ioc, "no suitable consistent DMA mask for %s\n", pci_name(ioc->pdev));