Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp3606822ybh; Mon, 5 Aug 2019 22:11:52 -0700 (PDT) X-Google-Smtp-Source: APXvYqxg1ZO8nHCnD5AJG6GdJWCcSnpkg5GqhoIaFnQIYUKMUB0EG3zEzGa/ANXmJqBvFnXx6gAr X-Received: by 2002:a17:90a:b011:: with SMTP id x17mr1261022pjq.113.1565068312451; Mon, 05 Aug 2019 22:11:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565068312; cv=none; d=google.com; s=arc-20160816; b=nyGr2rSeYUzSgnyg1IygLIZl5fzdT3RgHiymCzjfeLyXzTltKiVBAD0Qxi9+VBqpFs rGIOIMZ11rCLxL9BhRiE7L0+jBrUfGCGfs8SDZtN8rV7vxB0KX1iIlqkISsqtQg61OoK yf0R9pPNF0B6xj7y+h17GrQKM+qlM35UG8XO7JyNqKtLUoXroZVRfnL/SF9LHmEZQwMu mNVodAk/fzURB25DOFd9khG+2rVQjQSzc+OQJ0/3PQvLazz6hYymiHCkLis33+wd+pY9 yWEB899uy9TY8VXQiKVWjB9x1WGo2/nsqziszXBjhfYiZ2nq+O6OaYQ0qeoM+2bQDPcg l9Dw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=JJ1RbmDPwbuN+rWHpmRdsTlmQ6XEPByVD/QHcprtOoo=; b=auqHVI5WwtyCvrV5Gb9av2PhtU4dw+Xh1rDIiBXuK/Oz0I0GGUhRxv0WLxyckLTyf3 Y8rQlSxIF71a7CatK+YQ6AfaNqADr3bucMD2OXw9RIdaSe2qufKAkjquS08v1xa4y/dw suj1g3vWac+b4vzVQelCkGH8H4jX5tlwj10qMcSrQiDNot7KRQI+i0ktW/gJUxuco7Hc kKMsgMlxdv0qHUDWQdxC1vyx+jw2lZRAXZ7jJz4+rsqy+KWWhPVeIuaeipYQdOQERmsW r3/DmDWEXflRNb1qhAEPS6jmv63cM1xDN5zaFDRAY6driqnDArwjOHjS6aPGoOC9F9DE +JiA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ykIO1E7k; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j1si47977692pgb.482.2019.08.05.22.11.23; Mon, 05 Aug 2019 22:11:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=ykIO1E7k; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731429AbfHFFKa (ORCPT + 99 others); Tue, 6 Aug 2019 01:10:30 -0400 Received: from lelv0142.ext.ti.com ([198.47.23.249]:40662 "EHLO lelv0142.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725798AbfHFFKa (ORCPT ); Tue, 6 Aug 2019 01:10:30 -0400 Received: from lelv0266.itg.ti.com ([10.180.67.225]) by lelv0142.ext.ti.com (8.15.2/8.15.2) with ESMTP id x765AHx1118747; Tue, 6 Aug 2019 00:10:17 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1565068217; bh=JJ1RbmDPwbuN+rWHpmRdsTlmQ6XEPByVD/QHcprtOoo=; h=From:To:CC:Subject:Date; b=ykIO1E7kPAN/NhewSX+KZnUYk1cOPMimB+5bxCNaiwxikaWMkdWUOeSK/si9satP/ 4u4Ajp2c5PzDzWCZjtAOXq7O2lGbFxcTOpYBSeHZxHoLysMGwrkEVNGUNul0mMQSwL +Y5A9ocRWvUD+YtMaiPuGFrOXA3U3BQ12OErAHcc= Received: from DLEE112.ent.ti.com (dlee112.ent.ti.com [157.170.170.23]) by lelv0266.itg.ti.com (8.15.2/8.15.2) with ESMTPS id x765AH4f114354 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 6 Aug 2019 00:10:17 -0500 Received: from DLEE100.ent.ti.com (157.170.170.30) by DLEE112.ent.ti.com (157.170.170.23) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5; Tue, 6 Aug 2019 00:10:16 -0500 Received: from lelv0326.itg.ti.com (10.180.67.84) by DLEE100.ent.ti.com (157.170.170.30) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1713.5 via Frontend Transport; Tue, 6 Aug 2019 00:10:16 -0500 Received: from a0132425.dhcp.ti.com (ileax41-snat.itg.ti.com [10.172.224.153]) by lelv0326.itg.ti.com (8.15.2/8.15.2) with ESMTP id x765ADXv009009; Tue, 6 Aug 2019 00:10:14 -0500 From: Vignesh Raghavendra To: Miquel Raynal , Richard Weinberger , Vignesh Raghavendra , Tudor Ambarus CC: Marek Vasut , Boris Brezillon , , , Tomer Maimon Subject: [PATCH v5 0/3] Merge m25p80 into spi-nor Date: Tue, 6 Aug 2019 10:40:38 +0530 Message-ID: <20190806051041.3636-1-vigneshr@ti.com> X-Mailer: git-send-email 2.22.0 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This is repost of patch 6 and 7 split from from Boris Brezillon's X-X-X mode support series[1] Background from cover letter for RFC[1]: m25p80 is just a simple SPI NOR controller driver (a wrapper around the SPI mem API). Not only it shouldn't be named after a specific SPI NOR chip, but it also doesn't deserve a specific driver IMO, especially if the end goal is to get rid of SPI NOR controller drivers found in drivers/mtd/spi-nor/ and replace them by SPI mem drivers (which would be placed in drivers/spi/). With this solution, we declare the SPI NOR driver as a spi_mem_driver, just like the SPI NAND layer is declared as a spi_mem driver (patch 1/2). This solution also allows us to check at a fined-grain level (thanks to the spi_mem_supports_op() function) which operations are supported and which ones are not, while the original m25p80 logic was basing this decision on the SPI_{RX,TX}_{DUAL,QUAD,OCTO} flags only (patch 2/2). [1] https://patchwork.ozlabs.org/cover/982926/ Tested on TI' DRA7xx EVM with TI QSPI controller (a spi-mem driver) with DMA (s25fl256 and mx66l51235l) flash. I don't see any performance regression due to bounce buffer copy introduced by this series Also tested with cadence-quadspi (a spi-nor driver) driver Boris Brezillon (2): mtd: spi-nor: Move m25p80 code in spi-nor.c mtd: spi-nor: Rework hwcaps selection for the spi-mem case Vignesh Raghavendra (1): mtd: spi-nor: always use bounce buffer for register read/writes drivers/mtd/devices/Kconfig | 18 - drivers/mtd/devices/Makefile | 1 - drivers/mtd/devices/m25p80.c | 347 --------------- drivers/mtd/spi-nor/Kconfig | 2 + drivers/mtd/spi-nor/spi-nor.c | 814 +++++++++++++++++++++++++++++++--- include/linux/mtd/spi-nor.h | 24 +- 6 files changed, 777 insertions(+), 429 deletions(-) delete mode 100644 drivers/mtd/devices/m25p80.c -- 2.22.0