Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp3776606ybh; Tue, 6 Aug 2019 01:07:33 -0700 (PDT) X-Google-Smtp-Source: APXvYqxrgfQ+MnP5w0VLeloaSjvUbSySSq7j9ag/MwoXENeX0mJMoioT7P6isvFqMnqV+wzQgHa4 X-Received: by 2002:a65:5a86:: with SMTP id c6mr1777773pgt.95.1565078853188; Tue, 06 Aug 2019 01:07:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565078853; cv=none; d=google.com; s=arc-20160816; b=R0vTU5XhgqbIEIopchDNbZv8XNxR55+9sQ5ZkQdKI/1/Wozg0QRNNtcbRvmZ2yGm2c g1f4JuhfM/DVFQedcQm1QxcQit4Gt+89wCOYSQ2m76qamzNw5ZEFvoJRhllYsONMR+u3 oBBxG/r13XCHN3fPoucygxKtttVBoeCFCDXv+WdbqogWN3DGWbDPftDRll/Xwl8pDbpQ tzgoEpwQ9GeNnO6mD60e/TlK6GwtsQlK1iUvqmtLduW92PTX4NYHoa34qPiGVJL/xFlM 35oao68FJWwPsqKT82N7Pgo43l1ZCzvHB7QSghx6KffqvYtOuDxYXqLIQQWQnwjj+oe7 1Zow== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=XCDZNq5qGTBQ67cbaLmNz0/HgemD9sBQf86FIrW/PSo=; b=N4bXioX9/gfO9Fr+RfzNqQNdm4cnW9JVz3HcrVhz7LjLObjEDvSu4DkGvbs5q9Owgq 1eprkafp887ODMLqTfuNDamP9lpQuRN4zpbajRi1GRH/pSReOsZGSTdM7D37cJWcbTvb JPRqCV/kdalarwmELQAGx6DvgrlHHpAeP73SZpBCgIiNslouKcIQNBvrOw8piIwHRsv7 SN7wqn7pYwecoDXf1El3T/wPXp6GXJLT9uAKdNmjyJe2POSbWGmvIpHEtqm+LLy2XJsc o5HNxTGy5CIN1f/GQRnSIYYjaQ5LYDs24UdrbokEYynVN+xQDJXwsHJT1xAXzEnKTL+d l0Iw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r14si45341193pgm.406.2019.08.06.01.07.18; Tue, 06 Aug 2019 01:07:33 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728991AbfHFIFK (ORCPT + 99 others); Tue, 6 Aug 2019 04:05:10 -0400 Received: from mga03.intel.com ([134.134.136.65]:5765 "EHLO mga03.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732235AbfHFIFD (ORCPT ); Tue, 6 Aug 2019 04:05:03 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by orsmga103.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 06 Aug 2019 01:00:40 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.64,352,1559545200"; d="scan'208";a="373337285" Received: from devel-ww.sh.intel.com ([10.239.48.128]) by fmsmga005.fm.intel.com with ESMTP; 06 Aug 2019 01:00:38 -0700 From: Wei Wang To: linux-kernel@vger.kernel.org, kvm@vger.kernel.org, ak@linux.intel.com, peterz@infradead.org, pbonzini@redhat.com Cc: kan.liang@intel.com, mingo@redhat.com, rkrcmar@redhat.com, like.xu@intel.com, wei.w.wang@intel.com, jannh@google.com, arei.gonglei@huawei.com, jmattson@google.com Subject: [PATCH v8 02/14] perf/x86: add a function to get the addresses of the lbr stack msrs Date: Tue, 6 Aug 2019 15:16:02 +0800 Message-Id: <1565075774-26671-3-git-send-email-wei.w.wang@intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1565075774-26671-1-git-send-email-wei.w.wang@intel.com> References: <1565075774-26671-1-git-send-email-wei.w.wang@intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The lbr stack msrs are model specific. The perf subsystem has already assigned the abstracted msr address values based on the cpu model. So add a function to enable callers outside the perf subsystem to get the lbr stack addresses. This is useful for hypervisors to emulate the lbr feature for the guest. Cc: Paolo Bonzini Cc: Andi Kleen Cc: Peter Zijlstra Signed-off-by: Wei Wang --- arch/x86/events/intel/lbr.c | 23 +++++++++++++++++++++++ arch/x86/include/asm/perf_event.h | 14 ++++++++++++++ 2 files changed, 37 insertions(+) diff --git a/arch/x86/events/intel/lbr.c b/arch/x86/events/intel/lbr.c index 6f814a2..9b2d05c 100644 --- a/arch/x86/events/intel/lbr.c +++ b/arch/x86/events/intel/lbr.c @@ -1311,3 +1311,26 @@ void intel_pmu_lbr_init_knl(void) if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_LIP) x86_pmu.intel_cap.lbr_format = LBR_FORMAT_EIP_FLAGS; } + +/** + * x86_perf_get_lbr_stack - get the lbr stack related msrs + * + * @stack: the caller's memory to get the lbr stack + * + * Returns: 0 indicates that the lbr stack has been successfully obtained. + */ +int x86_perf_get_lbr_stack(struct x86_perf_lbr_stack *stack) +{ + stack->nr = x86_pmu.lbr_nr; + stack->tos = x86_pmu.lbr_tos; + stack->from = x86_pmu.lbr_from; + stack->to = x86_pmu.lbr_to; + + if (x86_pmu.intel_cap.lbr_format == LBR_FORMAT_INFO) + stack->info = MSR_LBR_INFO_0; + else + stack->info = 0; + + return 0; +} +EXPORT_SYMBOL_GPL(x86_perf_get_lbr_stack); diff --git a/arch/x86/include/asm/perf_event.h b/arch/x86/include/asm/perf_event.h index 1392d5e..2606100 100644 --- a/arch/x86/include/asm/perf_event.h +++ b/arch/x86/include/asm/perf_event.h @@ -318,7 +318,16 @@ struct perf_guest_switch_msr { u64 host, guest; }; +struct x86_perf_lbr_stack { + unsigned int nr; + unsigned int tos; + unsigned int from; + unsigned int to; + unsigned int info; +}; + extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr); +extern int x86_perf_get_lbr_stack(struct x86_perf_lbr_stack *stack); extern void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap); extern void perf_check_microcode(void); extern int x86_perf_rdpmc_index(struct perf_event *event); @@ -329,6 +338,11 @@ static inline struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr) return NULL; } +static inline int x86_perf_get_lbr_stack(struct x86_perf_lbr_stack *stack) +{ + return -1; +} + static inline void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap) { memset(cap, 0, sizeof(*cap)); -- 2.7.4