Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp4227112ybh; Tue, 6 Aug 2019 08:14:57 -0700 (PDT) X-Google-Smtp-Source: APXvYqw5sYQMReq02xAKwmwNM87OWYB/Xec4/xB+hccPbOUuOUP/5fEW1Tnnz7QmRQR9iH62FS4S X-Received: by 2002:a17:902:6b0c:: with SMTP id o12mr3571825plk.113.1565104497199; Tue, 06 Aug 2019 08:14:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565104497; cv=none; d=google.com; s=arc-20160816; b=mggiIXtNQLsbGA62nQ+c+QAljJN3vF21PH5HeglXq7eEjh4uoDSBnDqgmCoS7F29lf qCij6ctH0fGJtC7JAh7GYSEiWft+lDHnszMEk9ZZsdSaVIqe7FbxWK9Z0mI7IX397Dki jp9WkDy1MLR2ISxGuLMkRZ7jKXDmzM6fsu11TzfdRT7YKKlXOSPfeJ/1aKkKdcJEVliL FOvMOBMxwlBgW3owQk8SclwaYBZHKWStZwr+ap5aqznoRvoITJGhUdkYzaUeG5DVrBWC 2VeDwvG8ZogJGrJQODr0yoGqZfpxfsoHAOvuTDykIOtP300nvilZnad1NiMG08S5eTTn 2fpg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=JBQtgbhE7yDUl0R8REbyR1dZ2tN1MovH0jWd1z6wGsg=; b=Zepb3va0ovypaFkaErECU+aPtqYHdMK3+OfSAxnFLvi/pzVwPoGhnnXo0mVK3ETvO1 Ca0X7e5yLBRXe/byYdeeSMKWVtW/tTp7a9hveVBt2xhcLVhTTfd+vez+CWGgtSoLE8uW rcaHQ6IYoiJxhIqdO/p01bRGWw8AhYwSBEdLNRycricPySr/9l0KXtfpsHGS8MnVUxgW lefXq/1eRhtn7ueQGYdZjZQWWU0y1d9A2CTvx9fcW97bO7vNYSjCsoNNxwVzXym1LGVF +11NA2RLCl/CpBBY1YNqQ/KzrjfQzxXxifgFTQtZV/JP//2RVJZRQc3cwkKd/xX44tUo SX7A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y70si47732454pfg.184.2019.08.06.08.14.40; Tue, 06 Aug 2019 08:14:57 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732774AbfHFPMe (ORCPT + 99 others); Tue, 6 Aug 2019 11:12:34 -0400 Received: from inva020.nxp.com ([92.121.34.13]:55666 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726783AbfHFPMd (ORCPT ); Tue, 6 Aug 2019 11:12:33 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 10D5D1A01FF; Tue, 6 Aug 2019 17:12:31 +0200 (CEST) Received: from inva024.eu-rdc02.nxp.com (inva024.eu-rdc02.nxp.com [134.27.226.22]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 03B091A01F6; Tue, 6 Aug 2019 17:12:31 +0200 (CEST) Received: from fsr-ub1864-103.ea.freescale.net (fsr-ub1864-103.ea.freescale.net [10.171.82.17]) by inva024.eu-rdc02.nxp.com (Postfix) with ESMTP id 1AE24205DD; Tue, 6 Aug 2019 17:12:30 +0200 (CEST) From: Daniel Baluta To: broonie@kernel.org Cc: l.stach@pengutronix.de, mihai.serban@gmail.com, alsa-devel@alsa-project.org, timur@kernel.org, shengjiu.wang@nxp.com, angus@akkea.ca, tiwai@suse.com, nicoleotsuka@gmail.com, linux-imx@nxp.com, kernel@pengutronix.de, festevam@gmail.com, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, robh@kernel.org, Daniel Baluta Subject: [PATCH v3 2/5] ASoC: fsl_sai: Update Tx/Rx channel enable mask Date: Tue, 6 Aug 2019 18:12:11 +0300 Message-Id: <20190806151214.6783-3-daniel.baluta@nxp.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190806151214.6783-1-daniel.baluta@nxp.com> References: <20190806151214.6783-1-daniel.baluta@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Tx channel enable (TCE) / Rx channel enable (RCE) bits enable corresponding data channel for Tx/Rx operation. Because SAI supports up the 8 channels TCE/RCE occupy up the 8 bits inside TCR3/RCR3 registers we need to extend the mask to reflect this. Signed-off-by: Daniel Baluta --- sound/soc/fsl/fsl_sai.c | 6 ++++-- sound/soc/fsl/fsl_sai.h | 1 + 2 files changed, 5 insertions(+), 2 deletions(-) diff --git a/sound/soc/fsl/fsl_sai.c b/sound/soc/fsl/fsl_sai.c index 17b0aff4ee8b..637b1d12a575 100644 --- a/sound/soc/fsl/fsl_sai.c +++ b/sound/soc/fsl/fsl_sai.c @@ -599,7 +599,8 @@ static int fsl_sai_startup(struct snd_pcm_substream *substream, bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; int ret; - regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE, + regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), + FSL_SAI_CR3_TRCE_MASK, FSL_SAI_CR3_TRCE); ret = snd_pcm_hw_constraint_list(substream->runtime, 0, @@ -614,7 +615,8 @@ static void fsl_sai_shutdown(struct snd_pcm_substream *substream, struct fsl_sai *sai = snd_soc_dai_get_drvdata(cpu_dai); bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK; - regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), FSL_SAI_CR3_TRCE, 0); + regmap_update_bits(sai->regmap, FSL_SAI_xCR3(tx), + FSL_SAI_CR3_TRCE_MASK, 0); } static const struct snd_soc_dai_ops fsl_sai_pcm_dai_ops = { diff --git a/sound/soc/fsl/fsl_sai.h b/sound/soc/fsl/fsl_sai.h index 4bb478041d67..20c5b9b1e8bc 100644 --- a/sound/soc/fsl/fsl_sai.h +++ b/sound/soc/fsl/fsl_sai.h @@ -110,6 +110,7 @@ /* SAI Transmit and Receive Configuration 3 Register */ #define FSL_SAI_CR3_TRCE BIT(16) +#define FSL_SAI_CR3_TRCE_MASK GENMASK(23, 16) #define FSL_SAI_CR3_WDFL(x) (x) #define FSL_SAI_CR3_WDFL_MASK 0x1f -- 2.17.1