Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp5061495ybh; Tue, 6 Aug 2019 23:42:45 -0700 (PDT) X-Google-Smtp-Source: APXvYqxZr/z844myW0w4x3vODLD4/U0XWGxXE6X8Kucq5lmwJHOVvwaJXstS/O1WojXo8XOrfZyk X-Received: by 2002:a17:90a:5806:: with SMTP id h6mr6716658pji.126.1565160164973; Tue, 06 Aug 2019 23:42:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565160164; cv=none; d=google.com; s=arc-20160816; b=eS3/40IOOOLgva/wq0cpnSNQsW1PN0h0ogY4mDr+tJIWjYosnl8W7T23/2Mwa1qqss 5Ke1kRhAjYcUHuS97q6cuZZuLx4wOjdyO2rJ6rWxgPTF4Fgw8AbdaUIKRJnDSf8T9IK+ UTIgEtCGkW+BmNzsJe82jDU2RT+5ioXJ7CmjVRE3GsgeQ+Jd4GEfgWwp+pKgwtdn6ah/ qvz2vtp8nSW1feBk7JsRuQhpm/LbKeZyTB1n6GQDeDC6r9e3fO31CL2SNJ2gx1bojLbl Ra9lAwLcUiWUP7/n4QlbZ+FSLNS4ebOyi/QFQvSg1kBmZ21w0FoB6qhAKfsn6JmTpoOF C9Ag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=hshxrPBw6pmozbToU5+HOkGQGOQtMj60IJ316qg7UQE=; b=hpzZPEjX57ov8RpMC2oNCM7Ccjh9UxOno/+oj5PRXd8UE4tcGgNQd2pKmcDscUuAOz 7utqw2aIYCU6Zv7Ku3QS3BKccsDX4zPLZtb76Qy0dgOM1/bvMaOSy5e7P3iaSnlBLIlx 5YbyM3qauBZP3Dfs/GYwsG0nR5w6fH2znxexX6xiq+vHAYSzEnRzT4ltTMcrJVi4o4Lq JNP4wMgc8KoG95+7HOEimzLL6cY2rismVt3y+6O2e7xB0Dp1RAkr2dTO+NBURxrr6UQW 960sRyRx2e8HfVRbnpvItGifaynEF07xlWUXdCsYG5sy2YusF0xo/7d3IgxaWB5I48eS +YDQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t10si35365231pgu.549.2019.08.06.23.42.30; Tue, 06 Aug 2019 23:42:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727914AbfHGGkg (ORCPT + 99 others); Wed, 7 Aug 2019 02:40:36 -0400 Received: from szxga05-in.huawei.com ([45.249.212.191]:3771 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727413AbfHGGkK (ORCPT ); Wed, 7 Aug 2019 02:40:10 -0400 Received: from DGGEMS412-HUB.china.huawei.com (unknown [172.30.72.59]) by Forcepoint Email with ESMTP id 06D73A1AF1B18B012FEC; Wed, 7 Aug 2019 14:40:08 +0800 (CST) Received: from huawei.com (10.175.124.28) by DGGEMS412-HUB.china.huawei.com (10.3.19.212) with Microsoft SMTP Server id 14.3.439.0; Wed, 7 Aug 2019 14:39:58 +0800 From: Jason Yan To: , , , , , , , , CC: , , , , , , , Jason Yan Subject: [PATCH v5 04/10] powerpc/fsl_booke/32: introduce create_tlb_entry() helper Date: Wed, 7 Aug 2019 14:57:00 +0800 Message-ID: <20190807065706.11411-5-yanaijie@huawei.com> X-Mailer: git-send-email 2.17.2 In-Reply-To: <20190807065706.11411-1-yanaijie@huawei.com> References: <20190807065706.11411-1-yanaijie@huawei.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.175.124.28] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add a new helper create_tlb_entry() to create a tlb entry by the virtual and physical address. This is a preparation to support boot kernel at a randomized address. Signed-off-by: Jason Yan Cc: Diana Craciun Cc: Michael Ellerman Cc: Christophe Leroy Cc: Benjamin Herrenschmidt Cc: Paul Mackerras Cc: Nicholas Piggin Cc: Kees Cook Reviewed-by: Christophe Leroy Reviewed-by: Diana Craciun Tested-by: Diana Craciun --- arch/powerpc/kernel/head_fsl_booke.S | 29 ++++++++++++++++++++++++++++ arch/powerpc/mm/mmu_decl.h | 1 + 2 files changed, 30 insertions(+) diff --git a/arch/powerpc/kernel/head_fsl_booke.S b/arch/powerpc/kernel/head_fsl_booke.S index adf0505dbe02..04d124fee17d 100644 --- a/arch/powerpc/kernel/head_fsl_booke.S +++ b/arch/powerpc/kernel/head_fsl_booke.S @@ -1114,6 +1114,35 @@ __secondary_hold_acknowledge: .long -1 #endif +/* + * Create a 64M tlb by address and entry + * r3/r4 - physical address + * r5 - virtual address + * r6 - entry + */ +_GLOBAL(create_tlb_entry) + lis r7,0x1000 /* Set MAS0(TLBSEL) = 1 */ + rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */ + mtspr SPRN_MAS0,r7 /* Write MAS0 */ + + lis r6,(MAS1_VALID|MAS1_IPROT)@h + ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_64M))@l + mtspr SPRN_MAS1,r6 /* Write MAS1 */ + + lis r6,MAS2_EPN_MASK(BOOK3E_PAGESZ_64M)@h + ori r6,r6,MAS2_EPN_MASK(BOOK3E_PAGESZ_64M)@l + and r6,r6,r5 + ori r6,r6,MAS2_M@l + mtspr SPRN_MAS2,r6 /* Write MAS2(EPN) */ + + ori r8,r4,(MAS3_SW|MAS3_SR|MAS3_SX) + mtspr SPRN_MAS3,r8 /* Write MAS3(RPN) */ + + tlbwe /* Write TLB */ + isync + sync + blr + /* * Create a tlb entry with the same effective and physical address as * the tlb entry used by the current running code. But set the TS to 1. diff --git a/arch/powerpc/mm/mmu_decl.h b/arch/powerpc/mm/mmu_decl.h index 32c1a191c28a..a09f89d3aa0f 100644 --- a/arch/powerpc/mm/mmu_decl.h +++ b/arch/powerpc/mm/mmu_decl.h @@ -142,6 +142,7 @@ extern unsigned long calc_cam_sz(unsigned long ram, unsigned long virt, extern void adjust_total_lowmem(void); extern int switch_to_as1(void); extern void restore_to_as0(int esel, int offset, void *dt_ptr, int bootcpu); +void create_tlb_entry(phys_addr_t phys, unsigned long virt, int entry); #endif extern void loadcam_entry(unsigned int index); extern void loadcam_multi(int first_idx, int num, int tmp_idx); -- 2.17.2