Received: by 2002:a25:b794:0:0:0:0:0 with SMTP id n20csp5168110ybh; Wed, 7 Aug 2019 01:49:09 -0700 (PDT) X-Google-Smtp-Source: APXvYqztK4hys8DAJ8cUP+5HN4XkYo/X8Ot0Y8wKkhZZJPBliy6/xkiMyRNJc5tJgS1nHdXR9PM7 X-Received: by 2002:a63:2784:: with SMTP id n126mr6582411pgn.92.1565167749716; Wed, 07 Aug 2019 01:49:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565167749; cv=none; d=google.com; s=arc-20160816; b=vK2ZzilHmeRfdyHEJ7f44tPsqOmlj1yRM+Ulg1++SPZUqbAIkNFoGIEYB0Jb4OPVXz +4ZDqh1AXgJkwW0cr8TeJuD5i6MBhZKxm13WI01ctporRaSWC82wdCR90+g75L+WVYN2 lBdhlhzqfZoWHE5kPktLNY+9rwx4tbAV64EahpKxttrCQd39LrrGfQQbY9priBmEtSqi N9ZsYsweHxBh5uKCkIJ8J7x+ZuIcBjsW3IpQT8Lc9hR2zOQ49iYAs20G/SeyVwidpYhH 2E2DvDNTCW218bz4amePam1cb4rvuBgTXHQOFjZzhj1PKcGFGZ3Yu6aAoVQi2cHybs0U yFMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=15fW7EJbEqm/hqOVTPdbweBzfeXKRAjibUfGR5BhrnY=; b=J8v1ZZ5bFGKtcFmUsJV2QxJ4AEF5A3tpjOcft2vnt0gpSUkHuH0v4Re9CC4zF6H+nb /YfEFM0gMRb9dMOD58re1tPZXwynlAjm/3nqaPxOg4MWkffdLzh90nF45dQDLhSeB6uq dI62k5trExgfsnuEpLCo0lNXrrPC2tnogDWAaOqpBg38AFL3UKI4DjK+feOcnDa6VGbI laJc6GahUjGt4rNxWt7qfxVjR0nl44rhZSkNuq4HchPWlMTzAEDL+36Tfb1BOWhHHFsv 3jmGq3mZMSVn9ktY5fSn0WW/Q+PRgrzq7uSQQFNubXVhDuIk+6qyl9GemugOorpETUDU qRWg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o12si48549788pgl.448.2019.08.07.01.48.54; Wed, 07 Aug 2019 01:49:09 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387875AbfHGIrT (ORCPT + 99 others); Wed, 7 Aug 2019 04:47:19 -0400 Received: from Mailgw01.mediatek.com ([1.203.163.78]:27525 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S2387546AbfHGIrR (ORCPT ); Wed, 7 Aug 2019 04:47:17 -0400 X-UUID: 254ee1cb51ed4a78b0899c8d3c7cfa2e-20190807 X-UUID: 254ee1cb51ed4a78b0899c8d3c7cfa2e-20190807 Received: from mtkcas32.mediatek.inc [(172.27.4.253)] by mailgw01.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 1940075125; Wed, 07 Aug 2019 16:46:53 +0800 Received: from MTKCAS36.mediatek.inc (172.27.4.186) by MTKMBS33N2.mediatek.inc (172.27.4.76) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Wed, 7 Aug 2019 16:46:49 +0800 Received: from mszsdclx1018.gcn.mediatek.inc (172.27.4.253) by MTKCAS36.mediatek.inc (172.27.4.170) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Wed, 7 Aug 2019 16:46:48 +0800 From: Jitao Shi To: Rob Herring , Pawel Moll , Mark Rutland , Ian Campbell , , David Airlie , Matthias Brugger CC: Jitao Shi , Thierry Reding , Ajay Kumar , Inki Dae , Rahul Sharma , Sean Paul , Vincent Palatin , Andy Yan , Philipp Zabel , Russell King , , , , , , , Sascha Hauer , , , , , , , Rob Herring Subject: [PATCH v6 1/3] dt-bindings: display: mediatek: update dsi supported chips Date: Wed, 7 Aug 2019 16:46:43 +0800 Message-ID: <20190807084645.63738-2-jitao.shi@mediatek.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190807084645.63738-1-jitao.shi@mediatek.com> References: <20190807084645.63738-1-jitao.shi@mediatek.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-TM-SNTS-SMTP: 22670FF7270DC485EDD85179ACBA4B96868D55C5AD40A0C2D3336C185162785B2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update device tree binding documentation for the dsi for Mediatek MT8183 SoCs. Signed-off-by: Jitao Shi Acked-by: Rob Herring --- .../devicetree/bindings/display/mediatek/mediatek,dsi.txt | 4 ++-- 1 file changed, 2 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt b/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt index fadf327c7cdf..a19a6cc375ed 100644 --- a/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt +++ b/Documentation/devicetree/bindings/display/mediatek/mediatek,dsi.txt @@ -7,7 +7,7 @@ channel output. Required properties: - compatible: "mediatek,-dsi" - the supported chips are mt2701 and mt8173. + the supported chips are mt2701, mt8173 and mt8183. - reg: Physical base address and length of the controller's registers - interrupts: The interrupt signal from the function block. - clocks: device clocks @@ -26,7 +26,7 @@ The MIPI TX configuration module controls the MIPI D-PHY. Required properties: - compatible: "mediatek,-mipi-tx" - the supported chips are mt2701 and mt8173. + the supported chips are mt2701, mt8173 and mt8183. - reg: Physical base address and length of the controller's registers - clocks: PLL reference clock - clock-output-names: name of the output clock line to the DSI encoder -- 2.21.0