Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1063347ybl; Wed, 14 Aug 2019 10:07:21 -0700 (PDT) X-Google-Smtp-Source: APXvYqzPSYhgQ0q2nPngfNHCELpu5UiJu3/WX3YOohih0E/ZZnXoeezFQjFOk2TSahhJk4roN+4+ X-Received: by 2002:a65:6454:: with SMTP id s20mr174706pgv.15.1565802441353; Wed, 14 Aug 2019 10:07:21 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565802441; cv=none; d=google.com; s=arc-20160816; b=AMW2S5SEmxR2f3FbonX8zNhvCsUHOle51k9x2U847+pqH+fZaON5BYAduYej+PuZHk +qvX2c75pcwxbolFN29yebRpOtmbLDTxeZB1i5fMY5p7JTVOJX6HA0IAoNPUmFUGCQa5 Z8pG7EETvLUUIpTLm/gt7rtBvWLWdfkyp1w3smEBk+27xT+4DVH34sSIoU/Kvy0jJ5Uf e393sk0r2Bsilm0Jrs5XnVNkaVXYNjPzHmmNhITTOsVmlkl68+yva0/cyHoowZrEnAJx O1LMAa0Vfp7kMf1LJsGoMTvhOJfTBYtFoF3p7VyQY1bPv3hLJ6a8PPAPvuzjV3J6hmSv nx1w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=kSZ+h4XUVgx+nyjsNCEMuQQE83+olEP3LLLE3fKo3wA=; b=fDbq5Nnv/PGzFuuciFnNNdEWVhpzAZ4xF1jTS/NODyZS8xCh1y9Fdd3wkMR1PWMlLj sN9hB8uTSWRXvRVG3PzfiQbWuty9hJKDXbyRFcX5JQHfuXtv0Sj3Fj+mlmImkz8NXG8a fwNEMsBy5I6c1gcKp0UdR9Vg55bROpOvrZayFT1gNkTbtKuedNHvkjOFeluqhFTa/Doh cFFp8zGHujo8Q3icBNoc+ouSI6OhlsKRWwX5zM9bgXMkjHHGR68f1Kqbr2j9/GDxAWyi ccNEzCChaH8WOyTwlh8wa23oPelLNfrgJxRTD3lmlf/BC5Tux4MLdfbyTBF+YPlK74D6 l4EQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=CMW9b2s0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id cj2si221637plb.190.2019.08.14.10.07.05; Wed, 14 Aug 2019 10:07:21 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=CMW9b2s0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728924AbfHNRFg (ORCPT + 99 others); Wed, 14 Aug 2019 13:05:36 -0400 Received: from mail.kernel.org ([198.145.29.99]:54432 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729455AbfHNRFa (ORCPT ); Wed, 14 Aug 2019 13:05:30 -0400 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 9D3E82173E; Wed, 14 Aug 2019 17:05:29 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1565802330; bh=wQmac9/ZBNRlqQz+lw76NAL4derxix4316uFaeYGSXs=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=CMW9b2s0OtcDvo+jTDsPrgSV3zffgJaHtAodv4R0m2hUU0HrrYhAvENFP9BAoZkoJ te8ms4V+JRoWbpVGZ4bZO0GOaj+Pbv9BLMdxPrZVkQJHQatJUufWMk4CQLn2885mJ+ KuD5hh6illLh+JwjCDF/bB5GPTIn53wJgpWFsIMw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Marc Zyngier , Will Deacon , Sasha Levin Subject: [PATCH 5.2 083/144] arm64: Force SSBS on context switch Date: Wed, 14 Aug 2019 19:00:39 +0200 Message-Id: <20190814165803.345753423@linuxfoundation.org> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190814165759.466811854@linuxfoundation.org> References: <20190814165759.466811854@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org [ Upstream commit cbdf8a189a66001c36007bf0f5c975d0376c5c3a ] On a CPU that doesn't support SSBS, PSTATE[12] is RES0. In a system where only some of the CPUs implement SSBS, we end-up losing track of the SSBS bit across task migration. To address this issue, let's force the SSBS bit on context switch. Fixes: 8f04e8e6e29c ("arm64: ssbd: Add support for PSTATE.SSBS rather than trapping to EL3") Signed-off-by: Marc Zyngier [will: inverted logic and added comments] Signed-off-by: Will Deacon Signed-off-by: Sasha Levin --- arch/arm64/include/asm/processor.h | 14 ++++++++++++-- arch/arm64/kernel/process.c | 29 ++++++++++++++++++++++++++++- 2 files changed, 40 insertions(+), 3 deletions(-) diff --git a/arch/arm64/include/asm/processor.h b/arch/arm64/include/asm/processor.h index fd5b1a4efc70e..844e2964b0f5e 100644 --- a/arch/arm64/include/asm/processor.h +++ b/arch/arm64/include/asm/processor.h @@ -193,6 +193,16 @@ static inline void start_thread_common(struct pt_regs *regs, unsigned long pc) regs->pmr_save = GIC_PRIO_IRQON; } +static inline void set_ssbs_bit(struct pt_regs *regs) +{ + regs->pstate |= PSR_SSBS_BIT; +} + +static inline void set_compat_ssbs_bit(struct pt_regs *regs) +{ + regs->pstate |= PSR_AA32_SSBS_BIT; +} + static inline void start_thread(struct pt_regs *regs, unsigned long pc, unsigned long sp) { @@ -200,7 +210,7 @@ static inline void start_thread(struct pt_regs *regs, unsigned long pc, regs->pstate = PSR_MODE_EL0t; if (arm64_get_ssbd_state() != ARM64_SSBD_FORCE_ENABLE) - regs->pstate |= PSR_SSBS_BIT; + set_ssbs_bit(regs); regs->sp = sp; } @@ -219,7 +229,7 @@ static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc, #endif if (arm64_get_ssbd_state() != ARM64_SSBD_FORCE_ENABLE) - regs->pstate |= PSR_AA32_SSBS_BIT; + set_compat_ssbs_bit(regs); regs->compat_sp = sp; } diff --git a/arch/arm64/kernel/process.c b/arch/arm64/kernel/process.c index 6a869d9f304f7..b0c859ca63201 100644 --- a/arch/arm64/kernel/process.c +++ b/arch/arm64/kernel/process.c @@ -398,7 +398,7 @@ int copy_thread(unsigned long clone_flags, unsigned long stack_start, childregs->pstate |= PSR_UAO_BIT; if (arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) - childregs->pstate |= PSR_SSBS_BIT; + set_ssbs_bit(childregs); if (system_uses_irq_prio_masking()) childregs->pmr_save = GIC_PRIO_IRQON; @@ -442,6 +442,32 @@ void uao_thread_switch(struct task_struct *next) } } +/* + * Force SSBS state on context-switch, since it may be lost after migrating + * from a CPU which treats the bit as RES0 in a heterogeneous system. + */ +static void ssbs_thread_switch(struct task_struct *next) +{ + struct pt_regs *regs = task_pt_regs(next); + + /* + * Nothing to do for kernel threads, but 'regs' may be junk + * (e.g. idle task) so check the flags and bail early. + */ + if (unlikely(next->flags & PF_KTHREAD)) + return; + + /* If the mitigation is enabled, then we leave SSBS clear. */ + if ((arm64_get_ssbd_state() == ARM64_SSBD_FORCE_ENABLE) || + test_tsk_thread_flag(next, TIF_SSBD)) + return; + + if (compat_user_mode(regs)) + set_compat_ssbs_bit(regs); + else if (user_mode(regs)) + set_ssbs_bit(regs); +} + /* * We store our current task in sp_el0, which is clobbered by userspace. Keep a * shadow copy so that we can restore this upon entry from userspace. @@ -471,6 +497,7 @@ __notrace_funcgraph struct task_struct *__switch_to(struct task_struct *prev, entry_task_switch(next); uao_thread_switch(next); ptrauth_thread_switch(next); + ssbs_thread_switch(next); /* * Complete any pending TLB or cache maintenance on this CPU in case -- 2.20.1