Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1951819ybl; Thu, 15 Aug 2019 04:06:53 -0700 (PDT) X-Google-Smtp-Source: APXvYqzYWWvAOK/mH6P/v2bipXJyeZIQb8hXCQdvPkhHYZKtxURscKgLTxOFUaazd7ZhDIO/bfUw X-Received: by 2002:a17:90a:77c5:: with SMTP id e5mr1647351pjs.109.1565867213719; Thu, 15 Aug 2019 04:06:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1565867213; cv=none; d=google.com; s=arc-20160816; b=bprZVSMfWDZEPA6vICfFr1vFbSARnl5+C04W6pH7QZKH26FwRJC9I2fvbIE0vudsDD CIx+4mTs45aVV9A9L3mAPzYuObmOZhlt/ETxwiDhxQPlVdtcjLsF7nzXbyx/ZJR57URc L9ptpLC8rrweC67kdtVU86d1dlNqhU6VwwTbVWgRIWiHr3Owdmq0kavBXQN8XvzEao6z No0Ixc+fw8yh9SjywgDMjfUYHm1xFq9de6vZBmdG/yRP+c8wqWW6H+c0gcToeqYfWtsc VG9pnLvAPk7E0cQXPpXtaBHBvcXI18JAENxXJTazVwWaKkAvtpq4zbmEqlJmGlFu6Cmi 4WJw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=04g2QD5dsV4xs7gg5eLy5DMamTnaH4Zg9g9DuvJTx84=; b=v47xkUdWy0IBs8or3ZZo2k7ODM8Gji0wdbFEgmPzqW4ll1CDqqXJn5h69NQ3CWDZ+k bjHLW5amLdKrtmp/ybRcK8Yrzi0UZik7dbVpNfaF9fnp9nRf1aedvh6Nr2dMaoSeQ1Ps 6ggSD+u54vy0FX05q0UtuAbE1E6QzbyjHTTKCIo6xNYuqLtbS8yKDWskn53U8uYjh/cq OHKRFbDptQ237TFbMbpWD39ETgZbz/b4Hd+cD5tmsnJ3ZeIA/+CWN0lq8OpLbUEn95DQ zqts92ex3BU1kwoAUyh7Yy771OQZswHDitUAQmxaECqDWL/I5V6M2UPk9+suwgtp0sWZ EZ7A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id v185si1643203pgd.340.2019.08.15.04.06.23; Thu, 15 Aug 2019 04:06:53 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729924AbfHOK0K (ORCPT + 99 others); Thu, 15 Aug 2019 06:26:10 -0400 Received: from inva020.nxp.com ([92.121.34.13]:36320 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726109AbfHOK0K (ORCPT ); Thu, 15 Aug 2019 06:26:10 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id B5F951A01AD; Thu, 15 Aug 2019 12:26:07 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 413DA1A0275; Thu, 15 Aug 2019 12:26:02 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 44AF8402D7; Thu, 15 Aug 2019 18:25:55 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Rob Herring , Michael Turquette , Stephen Boyd , Mark Rutland , Shawn Guo , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: leoyang.li@nxp.com, liviu.dudau@arm.com, Wen He Subject: [v2 1/3] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Thu, 15 Aug 2019 18:16:11 +0800 Message-Id: <20190815101613.22872-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He --- change in v2: - Convert bindings to YAML format .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1