Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp4082105ybl; Tue, 20 Aug 2019 06:47:39 -0700 (PDT) X-Google-Smtp-Source: APXvYqwJLZH4QfeYz1nMTSJS1SXy/NUiLvNDHfOAGdoEPyVmDXkIPooaC2ypSkUGOAD1RWkW+zJj X-Received: by 2002:a17:902:d20a:: with SMTP id t10mr27643270ply.226.1566308859720; Tue, 20 Aug 2019 06:47:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566308859; cv=none; d=google.com; s=arc-20160816; b=N7/kxlTI2lOe2lHWCqCGJfSKxEPjss2PBU5ZMisiGD7eJvZO5yJRNmPmUPo4b5GTTx fkv1O/veT/za0yniBW+hi3Z6EiJSYHN7ne1FAyYbKVxISfrS/zpMpAQ4nePt91sEh4yU 9I7lN79EFEFJHa9UoGIXBmH/HaQuB1FHB7adRZrbsIJ1HF2O+hQkuh3aXDho8d8X+oKn ebXSSJe97KxVdVFlTTOV3CLLhadXuOd7Gd+lXxS3FAMdZmigLHu+lyL/125xmTvYPKny ijizDsi/VGYfeMrW717HtOU8FHu9GOPu9P+0v3XQWC/PjgfVOV++mYzJvgiefw9VpqjV B3rA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=LSHgt62HvyBaWSt+pN/0X2iaWqqfuVvdQ3IPhwIfggI=; b=N4NARbD7MVVbwF5Ui9Qgqus22uOsnUvXf2ods0kmdOP6XjaP38pvWajuLerMaz3Am0 XkgV2vTlR/PUOQbhyexIcSMTtyDyOuZYtRIa7PFe8STksQqkE0a4ZYXszZqL8Ec3Iw1c gZIjUSz2fdzd1Iz1KI+klIKDkIU1wsYcdsi7Jwc3pRCo++UDTWhxyWspMgrbNHeMoGRm ByRjbWKD4GECi/yHjVVlQGUXIRHTNvTkolxZKirHOph8/ap6fiUPURkNra4+Of2fc5Jn wn4Tw940PK7HhVNfn5WR/QkV1rbU26+JBWl4XyGPyQ7oWUj/W7ZvaR99QGyOzOV//VXF OYrA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lSKbMSq0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z62si11950277pgd.472.2019.08.20.06.47.24; Tue, 20 Aug 2019 06:47:39 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lSKbMSq0; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730780AbfHTNof (ORCPT + 99 others); Tue, 20 Aug 2019 09:44:35 -0400 Received: from mail.kernel.org ([198.145.29.99]:38684 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730770AbfHTNnF (ORCPT ); Tue, 20 Aug 2019 09:43:05 -0400 Received: from mail-qk1-f172.google.com (mail-qk1-f172.google.com [209.85.222.172]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 813CC22DD6; Tue, 20 Aug 2019 13:43:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1566308583; bh=uOe278BjeSCVm0Yvei9g6yy3Td/QVwv+YDoMYSyE7WI=; h=References:In-Reply-To:From:Date:Subject:To:Cc:From; b=lSKbMSq0zejsWFJB1YSbXkWt+wsyx6hcibSOB+QrXjLDEZe3NefjzgvbnvtzXva5i r+3h/HqS1Z1FhE29o+ORgaO9bsvYJH0IlyWcY+v6KOmbra+KbIzZHeOf4nZTD7ctNA /Ed6ObdmQCBjAU4kWIwbyzEVCPsUUQpDMT81DJMU= Received: by mail-qk1-f172.google.com with SMTP id w18so4502334qki.0; Tue, 20 Aug 2019 06:43:03 -0700 (PDT) X-Gm-Message-State: APjAAAWPwI11cDuSS5vWVLFLUfrKFeWFZ9zWwQdzEgg40HvCX8lRCwzC CeSs0oyYadUAZzZcYsD1yuJ+Sj2qHiqU8EXBBA== X-Received: by 2002:a37:6944:: with SMTP id e65mr23792510qkc.119.1566308582630; Tue, 20 Aug 2019 06:43:02 -0700 (PDT) MIME-Version: 1.0 References: <5e6ee1245ee53a7726103a8de7c11a37ad99fbd6.1566208109.git.eswara.kota@linux.intel.com> In-Reply-To: <5e6ee1245ee53a7726103a8de7c11a37ad99fbd6.1566208109.git.eswara.kota@linux.intel.com> From: Rob Herring Date: Tue, 20 Aug 2019 08:42:51 -0500 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH v2 2/3] dt-bindings: PCI: intel: Add YAML schemas for the PCIe RC controller To: Dilip Kota Cc: Jingoo Han , Gustavo Pimentel , linux-pci@vger.kernel.org, Christoph Hellwig , devicetree@vger.kernel.org, "linux-kernel@vger.kernel.org" , Andy Shevchenko , cheol.yong.kim@intel.com, chuanhua.lei@linux.intel.com, qi-ming.wu@intel.com Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Aug 20, 2019 at 4:40 AM Dilip Kota wrote: > > The Intel PCIe RC controller is Synopsys Designware > based PCIe core. Add YAML schemas for PCIe in RC mode > present in Intel Universal Gateway soc. Run 'make dt_binding_check' and fix all the warnings. > > Signed-off-by: Dilip Kota > --- > .../devicetree/bindings/pci/intel-pcie.yaml | 133 +++++++++++++++++++++ > 1 file changed, 133 insertions(+) > create mode 100644 Documentation/devicetree/bindings/pci/intel-pcie.yaml > > diff --git a/Documentation/devicetree/bindings/pci/intel-pcie.yaml b/Documentation/devicetree/bindings/pci/intel-pcie.yaml > new file mode 100644 > index 000000000000..80caaaba5e2c > --- /dev/null > +++ b/Documentation/devicetree/bindings/pci/intel-pcie.yaml > @@ -0,0 +1,133 @@ > +# SPDX-License-Identifier: GPL-2.0 (GPL-2.0-only OR BSD-2-Clause) is preferred for new bindings. > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/pci/intel-pcie.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Intel AXI bus based PCI express root complex > + > +maintainers: > + - Dilip Kota > + > +properties: > + compatible: > + const: intel,lgm-pcie > + > + device_type: > + const: pci > + > + "#address-cells": > + const: 3 > + > + "#size-cells": > + const: 2 > + > + reg: > + items: > + - description: Controller control and status registers. > + - description: PCIe configuration registers. > + - description: Controller application registers. > + > + reg-names: > + items: > + - const: dbi > + - const: config > + - const: app > + > + ranges: > + description: Ranges for the PCI memory and I/O regions. > + > + resets: > + maxItems: 1 > + > + clocks: > + description: PCIe registers interface clock. > + > + phys: > + maxItems: 1 > + > + phy-names: > + const: phy > + > + reset-gpios: > + maxItems: 1 > + > + num-lanes: > + description: Number of lanes to use for this port. > + > + linux,pci-domain: > + description: PCI domain ID. > + > + interrupts: > + description: PCIe core integrated miscellaneous interrupt. > + > + interrupt-map-mask: > + description: Standard PCI IRQ mapping properties. > + > + interrupt-map: > + description: Standard PCI IRQ mapping properties. > + > + max-link-speed: > + description: Specify PCI Gen for link capability. > + > + bus-range: > + description: Range of bus numbers associated with this controller. > + > + intel,rst-interval: Use 'reset-assert-us' > + description: | > + Device reset interval in ms. Some devices need an interval upto 500ms. > + By default it is 100ms. > + > +required: > + - compatible > + - device_type > + - reg > + - reg-names > + - ranges > + - resets > + - clocks > + - phys > + - phy-names > + - reset-gpios > + - num-lanes > + - linux,pci-domain > + - interrupts > + - interrupt-map > + - interrupt-map-mask > + > +examples: > + - | > + pcie10:pcie@d0e00000 { > + compatible = "intel,lgm-pcie"; > + device_type = "pci"; > + #address-cells = <3>; > + #size-cells = <2>; > + reg = < > + 0xd0e00000 0x1000 > + 0xd2000000 0x800000 > + 0xd0a41000 0x1000 > + >; > + reg-names = "dbi", "config", "app"; > + linux,pci-domain = <0>; > + max-link-speed = <4>; > + bus-range = <0x00 0x08>; > + interrupt-parent = <&ioapic1>; > + interrupts = <67 1>; > + interrupt-map-mask = <0 0 0 0x7>; > + interrupt-map = <0 0 0 1 &ioapic1 27 1>, > + <0 0 0 2 &ioapic1 28 1>, > + <0 0 0 3 &ioapic1 29 1>, > + <0 0 0 4 &ioapic1 30 1>; > + ranges = <0x02000000 0 0xd4000000 0xd4000000 0 0x04000000>; > + resets = <&rcu0 0x50 0>; > + clocks = <&cgu0 LGM_GCLK_PCIE10>; > + phys = <&cb0phy0>; > + phy-names = "phy"; > + }; > + > + &pcie10 { Don't show this soc/board split in examples. Just combine to one node. > + status = "okay"; > + intel,rst-interval = <100>; > + reset-gpios = <&gpio0 3 GPIO_ACTIVE_LOW>; > + num-lanes = <2>; > + }; > -- > 2.11.0 >