Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp4503805ybl; Tue, 20 Aug 2019 13:01:58 -0700 (PDT) X-Google-Smtp-Source: APXvYqxJfYzpfueT+LNsMCB3a4FTMi7+UysULYU+YwtkOnJArDprvn875eCoeHK0w0u/ZG2Wq8Z7 X-Received: by 2002:a17:90a:d593:: with SMTP id v19mr1653969pju.1.1566331318424; Tue, 20 Aug 2019 13:01:58 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566331318; cv=none; d=google.com; s=arc-20160816; b=ecRpvAvmkEYqThhRrsVZJWahRjvI0gP/giUNOzCCRZNexcGv9AgpuDPQZZi+4oASWR 67YLgQz8jrD6hMrUKYjFTib/YT8fb3/VmZLJ9tZaJHnteZvvUmuytLAtBnqJa19Y09AV zO5in9m4SS+pRjlixcLPOEzG6VhH5/BGGu5boO8CCf8ce0N72M/EVHmth8uV9waxMTUm sbB9bxXjwp7HjEz5ziGz3KCaicn5jUPHkFQG1vWU4y56AEc6u5K/gTb8aT1L4PuX8iOJ DSIfeBPREAslF6pyi8gJW+SPQNhrFzpwo8pHKQfHFxz9FUgLtS/oD6u0mVqyfYIwr+Du MB+g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=hxYOyT61P/sF0sfDdACE9L8UXbg0s2XhgxpMMYfVm80=; b=HHdN03XQ/y1diiElt6qrhfAz+sxzyo3KkCoDU4YbdyFfJm2cDx0PS65CCOS7NQ7Hoo kpWSSPAIxSVrK4meRV3xFIqR9adPf5eYm5ST+/4owL6uLshtlzB01F4MyBWIdWTTGQA/ 7dovpKD9FvM3jkKssSprU0BAxZapZIsleqiA0KqK5BO9bB9O6VVx3Ww8zZW8AxVNTwYF 1cVEXAa64A5oavg4ByvmGHS9wBwhJpQY6OT4QuSpdKfA2FhtPtJrM2oV1RqzKO/2IVF7 o8q+qXTzPvmWhalu1s1Wnquvqqnjrhsqy25I1/GyLccgybcOGoTCD/wxlyLyTqwuE5PG 5KyQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i4si13119459pgj.558.2019.08.20.13.01.20; Tue, 20 Aug 2019 13:01:58 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730780AbfHTUAG (ORCPT + 99 others); Tue, 20 Aug 2019 16:00:06 -0400 Received: from mail-oi1-f194.google.com ([209.85.167.194]:46554 "EHLO mail-oi1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730718AbfHTUAF (ORCPT ); Tue, 20 Aug 2019 16:00:05 -0400 Received: by mail-oi1-f194.google.com with SMTP id t24so5077523oij.13; Tue, 20 Aug 2019 13:00:04 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=hxYOyT61P/sF0sfDdACE9L8UXbg0s2XhgxpMMYfVm80=; b=JBG2qk9MjXDhy33i5JgObLKVDVX1cHNTc2vuwtxVxlVA6ge0lZemdXQvcRtn6OPoDN kxbogHWMeRbT/3A9ShEyuMrc3z2ftTkwdl1E8Etrx3gq9NBulF/gAXNNzF58mGX+Kyj5 BRnsY08RKow35X94tGZNJb8GL+1SNlDtKKS3TfOuE/Nz7CDWbqGr1y8yZEhnPBGNFoYP ATxcuzGc441+JvdHUBgwJTlQt2KdajQhJRuM5yN6ynnnJqrBKIIiTokYU4X58zUy3Rwv OP2XgOx42j7+tRW2IrB93GM7bql27A1BeAAAUYRRGK6CeRm1MtN5Ggq/etidNk83CoY3 6VOw== X-Gm-Message-State: APjAAAXK4n406YSD9aM0ma8iAsTRk3AYUxO1v2bahTGdHKGqxPriLWpX v3PxE/sorsGzkd0+naFp6x9vGCY= X-Received: by 2002:aca:c6d8:: with SMTP id w207mr1233115oif.94.1566331203739; Tue, 20 Aug 2019 13:00:03 -0700 (PDT) Received: from xps15.herring.priv (24-155-109-49.dyn.grandenetworks.net. [24.155.109.49]) by smtp.googlemail.com with ESMTPSA id e22sm5082159oii.7.2019.08.20.13.00.02 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 20 Aug 2019 13:00:02 -0700 (PDT) From: Rob Herring To: devicetree@vger.kernel.org, dri-devel@lists.freedesktop.org Cc: Maxime Ripard , Heiko Stuebner , Neil Armstrong , Tomeu Vizoso , linux-kernel@vger.kernel.org Subject: [PATCH 2/3] dt-bindings: Convert Arm Mali Bifrost GPU to DT schema Date: Tue, 20 Aug 2019 14:59:58 -0500 Message-Id: <20190820195959.6126-3-robh@kernel.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190820195959.6126-1-robh@kernel.org> References: <20190820195959.6126-1-robh@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the Arm Bifrost GPU binding to DT schema format. Signed-off-by: Rob Herring --- .../bindings/gpu/arm,mali-bifrost.txt | 92 -------------- .../bindings/gpu/arm,mali-bifrost.yaml | 115 ++++++++++++++++++ 2 files changed, 115 insertions(+), 92 deletions(-) delete mode 100644 Documentation/devicetree/bindings/gpu/arm,mali-bifrost.txt create mode 100644 Documentation/devicetree/bindings/gpu/arm,mali-bifrost.yaml diff --git a/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.txt b/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.txt deleted file mode 100644 index b8be9dbc68b4..000000000000 --- a/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.txt +++ /dev/null @@ -1,92 +0,0 @@ -ARM Mali Bifrost GPU -==================== - -Required properties: - -- compatible : - * Since Mali Bifrost GPU model/revision is fully discoverable by reading - some determined registers, must contain the following: - + "arm,mali-bifrost" - * which must be preceded by one of the following vendor specifics: - + "amlogic,meson-g12a-mali" - -- reg : Physical base address of the device and length of the register area. - -- interrupts : Contains the three IRQ lines required by Mali Bifrost devices, - in the following defined order. - -- interrupt-names : Contains the names of IRQ resources in this exact defined - order: "job", "mmu", "gpu". - -Optional properties: - -- clocks : Phandle to clock for the Mali Bifrost device. - -- mali-supply : Phandle to regulator for the Mali device. Refer to - Documentation/devicetree/bindings/regulator/regulator.txt for details. - -- operating-points-v2 : Refer to Documentation/devicetree/bindings/opp/opp.txt - for details. - -- resets : Phandle of the GPU reset line. - -Vendor-specific bindings ------------------------- - -The Mali GPU is integrated very differently from one SoC to -another. In order to accommodate those differences, you have the option -to specify one more vendor-specific compatible, among: - -- "amlogic,meson-g12a-mali" - Required properties: - - resets : Should contain phandles of : - + GPU reset line - + GPU APB glue reset line - -Example for a Mali-G31: - -gpu@ffa30000 { - compatible = "amlogic,meson-g12a-mali", "arm,mali-bifrost"; - reg = <0xffe40000 0x10000>; - interrupts = , - , - ; - interrupt-names = "job", "mmu", "gpu"; - clocks = <&clk CLKID_MALI>; - mali-supply = <&vdd_gpu>; - operating-points-v2 = <&gpu_opp_table>; - resets = <&reset RESET_DVALIN_CAPB3>, <&reset RESET_DVALIN>; -}; - -gpu_opp_table: opp_table0 { - compatible = "operating-points-v2"; - - opp@533000000 { - opp-hz = /bits/ 64 <533000000>; - opp-microvolt = <1250000>; - }; - opp@450000000 { - opp-hz = /bits/ 64 <450000000>; - opp-microvolt = <1150000>; - }; - opp@400000000 { - opp-hz = /bits/ 64 <400000000>; - opp-microvolt = <1125000>; - }; - opp@350000000 { - opp-hz = /bits/ 64 <350000000>; - opp-microvolt = <1075000>; - }; - opp@266000000 { - opp-hz = /bits/ 64 <266000000>; - opp-microvolt = <1025000>; - }; - opp@160000000 { - opp-hz = /bits/ 64 <160000000>; - opp-microvolt = <925000>; - }; - opp@100000000 { - opp-hz = /bits/ 64 <100000000>; - opp-microvolt = <912500>; - }; -}; diff --git a/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.yaml b/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.yaml new file mode 100644 index 000000000000..51f63c9dac46 --- /dev/null +++ b/Documentation/devicetree/bindings/gpu/arm,mali-bifrost.yaml @@ -0,0 +1,115 @@ +# SPDX-License-Identifier: GPL-2.0-only +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/gpu/arm,mali-bifrost.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: ARM Mali Bifrost GPU + +maintainers: + - Rob Herring + +properties: + $nodename: + pattern: '^gpu@[a-f0-9]+$' + + compatible: + items: + - enum: + - amlogic,meson-g12a-mali + - const: arm,mali-bifrost # Mali Bifrost GPU model/revision is fully discoverable + + reg: + maxItems: 1 + + interrupts: + items: + - description: Job interrupt + - description: MMU interrupt + - description: GPU interrupt + + interrupt-names: + items: + - const: job + - const: mmu + - const: gpu + + clocks: + maxItems: 1 + + mali-supply: + maxItems: 1 + + operating-points-v2: true + +required: + - compatible + - reg + - interrupts + - interrupt-names + +allOf: + - if: + properties: + compatible: + contains: + const: amlogic,meson-g12a-mali + then: + properties: + resets: + minItems: 2 + required: + - resets + +examples: + - | + #include + #include + + gpu@ffe40000 { + compatible = "amlogic,meson-g12a-mali", "arm,mali-bifrost"; + reg = <0xffe40000 0x10000>; + interrupts = , + , + ; + interrupt-names = "job", "mmu", "gpu"; + clocks = <&clk 1>; + mali-supply = <&vdd_gpu>; + operating-points-v2 = <&gpu_opp_table>; + resets = <&reset 0>, <&reset 1>; + }; + + gpu_opp_table: opp_table0 { + compatible = "operating-points-v2"; + + opp@533000000 { + opp-hz = /bits/ 64 <533000000>; + opp-microvolt = <1250000>; + }; + opp@450000000 { + opp-hz = /bits/ 64 <450000000>; + opp-microvolt = <1150000>; + }; + opp@400000000 { + opp-hz = /bits/ 64 <400000000>; + opp-microvolt = <1125000>; + }; + opp@350000000 { + opp-hz = /bits/ 64 <350000000>; + opp-microvolt = <1075000>; + }; + opp@266000000 { + opp-hz = /bits/ 64 <266000000>; + opp-microvolt = <1025000>; + }; + opp@160000000 { + opp-hz = /bits/ 64 <160000000>; + opp-microvolt = <925000>; + }; + opp@100000000 { + opp-hz = /bits/ 64 <100000000>; + opp-microvolt = <912500>; + }; + }; + +... -- 2.20.1