Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp292786ybl; Tue, 20 Aug 2019 20:17:33 -0700 (PDT) X-Google-Smtp-Source: APXvYqztmWc7q2x7Ns7S86+c4jdTafz9tYKFeuINgFSP+23DLxVdKfankfFCTKprkIyo3q5g4E9r X-Received: by 2002:a17:90a:9505:: with SMTP id t5mr3191586pjo.96.1566357453618; Tue, 20 Aug 2019 20:17:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566357453; cv=none; d=google.com; s=arc-20160816; b=TFqtPey7zI63/oP084ZGAfiRJdLsAaMQH+LFmeAVhYjGoEVioPTjZHHQyM6GneYQcN 6D4FQ5EaJ4GlkcaRdFQFmc25wv6sQ/385s+rGKE8N0MLkVU9Qz73BiV18N/l0iz3SJoe X7crC42WyW71jxBFxgb80VfyJzQDFxsTZTVGZjdvKNdeO0vKYgJazC5g6cBqV8B8Drvl FXfy5hjhxY1wfFbkPWJsG24PP16DF+gCsUOkOwlCj57TtWW4unssqtlc07WpXjYF6vFg 4myqykuomKa+FDcBh3pwva3qJ1FJyygfOBN+d9+ylrUbrwWEwt7YLRJZ94B7aitiJ1G6 99AA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=B/QdD1hMj2JYuY4Qub2m5iZSR4nAj2Uq/r8RUV9s5+s=; b=qiajOHandfj1t/guPPVERAuRUF3ooREI1PFv320MRP3DBufIN40k87+bLEKieWq8yo ET0boHkvdnrGEvQLTVfiA61jGj1j+RNSNfrPBqOrpIf2xixCHEUPLFeko4jhrM9oxzsm gIYciFvDYI6FIqMhm8ctViG1BYqbvB+WS+Tg5wL+fmnHJnu8BKtKrSKjOCx4GeCqMGg+ dwI1dAnf3p1vQewNPLs50C007SywNyV23AN6icG32g+8uJt0O17oehOMZRo3kycarPpa U9Aty35H4qeaqHmc/fEvr+G09oC5bOQ1ZCRj+v2UIaBzlJovo56i1/VYmKQ+zRHnF8Nv 9Zfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l28si13400756pgm.311.2019.08.20.20.17.17; Tue, 20 Aug 2019 20:17:33 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727239AbfHUDNz (ORCPT + 99 others); Tue, 20 Aug 2019 23:13:55 -0400 Received: from inva020.nxp.com ([92.121.34.13]:39192 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726463AbfHUDNy (ORCPT ); Tue, 20 Aug 2019 23:13:54 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 783C71A04D4; Wed, 21 Aug 2019 05:13:51 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 01FAE1A00DD; Wed, 21 Aug 2019 05:13:45 +0200 (CEST) Received: from localhost.localdomain (mega.ap.freescale.net [10.192.208.232]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 0157840314; Wed, 21 Aug 2019 11:13:36 +0800 (SGT) From: Ran Wang To: Li Yang , Rob Herring , Mark Rutland , Pavel Machek Cc: "Rafael J . Wysocki" , Li Biwen , Len Brown , Greg Kroah-Hartman , linuxppc-dev@lists.ozlabs.org, linux-arm-kernel@lists.infradead.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, Ran Wang Subject: [PATCH v6 2/3] Documentation: dt: binding: fsl: Add 'little-endian' and update Chassis define Date: Wed, 21 Aug 2019 11:15:36 +0800 Message-Id: <20190821031537.46824-2-ran.wang_1@nxp.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190821031537.46824-1-ran.wang_1@nxp.com> References: <20190821031537.46824-1-ran.wang_1@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org By default, QorIQ SoC's RCPM register block is Big Endian. But there are some exceptions, such as LS1088A and LS2088A, are Little Endian. So add this optional property to help identify them. Actually LS2021A and other Layerscapes won't totally follow Chassis 2.1, so separate them from powerpc SoC. Signed-off-by: Ran Wang Reviewed-by: Rob Herring --- Change in v6: - None. Change in v5: - Add 'Reviewed-by: Rob Herring ' to commit message. - Rename property 'fsl,#rcpm-wakeup-cells' to '#fsl,rcpm-wakeup-cells'. please see https://lore.kernel.org/patchwork/patch/1101022/ Change in v4: - Adjust indectation of 'ls1021a, ls1012a, ls1043a, ls1046a'. Change in v3: - None. Change in v2: - None. Documentation/devicetree/bindings/soc/fsl/rcpm.txt | 14 ++++++++++---- 1 file changed, 10 insertions(+), 4 deletions(-) diff --git a/Documentation/devicetree/bindings/soc/fsl/rcpm.txt b/Documentation/devicetree/bindings/soc/fsl/rcpm.txt index e284e4e..5a33619 100644 --- a/Documentation/devicetree/bindings/soc/fsl/rcpm.txt +++ b/Documentation/devicetree/bindings/soc/fsl/rcpm.txt @@ -5,7 +5,7 @@ and power management. Required properites: - reg : Offset and length of the register set of the RCPM block. - - fsl,#rcpm-wakeup-cells : The number of IPPDEXPCR register cells in the + - #fsl,rcpm-wakeup-cells : The number of IPPDEXPCR register cells in the fsl,rcpm-wakeup property. - compatible : Must contain a chip-specific RCPM block compatible string and (if applicable) may contain a chassis-version RCPM compatible @@ -20,6 +20,7 @@ Required properites: * "fsl,qoriq-rcpm-1.0": for chassis 1.0 rcpm * "fsl,qoriq-rcpm-2.0": for chassis 2.0 rcpm * "fsl,qoriq-rcpm-2.1": for chassis 2.1 rcpm + * "fsl,qoriq-rcpm-2.1+": for chassis 2.1+ rcpm All references to "1.0" and "2.0" refer to the QorIQ chassis version to which the chip complies. @@ -27,14 +28,19 @@ Chassis Version Example Chips --------------- ------------------------------- 1.0 p4080, p5020, p5040, p2041, p3041 2.0 t4240, b4860, b4420 -2.1 t1040, ls1021 +2.1 t1040, +2.1+ ls1021a, ls1012a, ls1043a, ls1046a + +Optional properties: + - little-endian : RCPM register block is Little Endian. Without it RCPM + will be Big Endian (default case). Example: The RCPM node for T4240: rcpm: global-utilities@e2000 { compatible = "fsl,t4240-rcpm", "fsl,qoriq-rcpm-2.0"; reg = <0xe2000 0x1000>; - fsl,#rcpm-wakeup-cells = <2>; + #fsl,rcpm-wakeup-cells = <2>; }; * Freescale RCPM Wakeup Source Device Tree Bindings @@ -44,7 +50,7 @@ can be used as a wakeup source. - fsl,rcpm-wakeup: Consists of a phandle to the rcpm node and the IPPDEXPCR register cells. The number of IPPDEXPCR register cells is defined in - "fsl,#rcpm-wakeup-cells" in the rcpm node. The first register cell is + "#fsl,rcpm-wakeup-cells" in the rcpm node. The first register cell is the bit mask that should be set in IPPDEXPCR0, and the second register cell is for IPPDEXPCR1, and so on. -- 2.7.4