Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp878375ybl; Wed, 21 Aug 2019 06:57:44 -0700 (PDT) X-Google-Smtp-Source: APXvYqxxgdNhe7vSwe3AYC7hU830mTmCDxx4B1mxLWzj2WHOVky9+DQeDBKe3+3njogaTdzP7TUH X-Received: by 2002:a17:90a:1b0a:: with SMTP id q10mr90514pjq.91.1566395864357; Wed, 21 Aug 2019 06:57:44 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566395864; cv=none; d=google.com; s=arc-20160816; b=vq4qDois0T6B3k7li6X5IO75iRb3A1hU23p+IpcI28tjq2+iQ0b9jlFHysf1BPJ8q5 5YmKrhiRkk9OIuHOw/rClvVkcVAie8PXW1hSmE5D+62ek7yd7KUVWSiw+HJMksKLTRva oXPlrlSp/l7FVcTF6XvaZok6i2Pd39233BdGYWD0ARt/ETTETvMJvvwrhsNbcHETVwEB D80UWttPB4IOGa+VDELJPfiq2aE0LUVVkwLVPGa3aPVgYcKiNVNcw6fQXR55GBnOPE8E 4BsUKX1n1wjDZoYrGbpZ3zWw8nZ98fxe+RV7u0xNRuNejYAdu0HihkBqtEl1LXOycbc6 t4/Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=Hp9BrnmOqC7zfUFfR7nVB8Qa+qMyMKqf2z+O22lxUq0=; b=S6XHl1HxMhmu24sLjVheTioOjrFX+h0RyuHbO3y+MPZW7oT+rsgjXG7Skptapv7M/B sTJdnOJQjOUa4lWVpUM+CoFvQM8vbaFHvcPP3sIewwXr+YDBAMQ+BMjvNaPJS1MwTZ5j soxayUVR20afGCoRf05YEpu5aMe4khOnu1QH/McXKeeFq7rfY7aRkGq9gupujPYRKGxR jiNOxkMBso11PoXnEuAjfWF+LsCz1U1Bi4RtaxRutg2reS2LZAgNMPYe3Ddxs9Z+rEFk dbWQhsa1KQnJAZAUQwYjpzVo8hB4Z3Ha7Z5luBaGoiDE4N4sHlWbtx1b1EXY3ziqMU+d QuGw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 1si15216000pli.374.2019.08.21.06.57.29; Wed, 21 Aug 2019 06:57:44 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729105AbfHUNy6 (ORCPT + 99 others); Wed, 21 Aug 2019 09:54:58 -0400 Received: from mailgw01.mediatek.com ([210.61.82.183]:52675 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726371AbfHUNy6 (ORCPT ); Wed, 21 Aug 2019 09:54:58 -0400 X-UUID: 510101cb3ab14c7a9fe4de025c3a5904-20190821 X-UUID: 510101cb3ab14c7a9fe4de025c3a5904-20190821 Received: from mtkexhb01.mediatek.inc [(172.21.101.102)] by mailgw01.mediatek.com (envelope-from ) (Cellopoint E-mail Firewall v4.1.10 Build 0707 with TLS) with ESMTP id 2071156059; Wed, 21 Aug 2019 21:54:50 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs07n2.mediatek.inc (172.21.101.141) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Wed, 21 Aug 2019 21:54:50 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Wed, 21 Aug 2019 21:54:48 +0800 From: Yong Wu To: Joerg Roedel , Matthias Brugger , Robin Murphy , Will Deacon CC: Rob Herring , Evan Green , Tomasz Figa , , , , , , , , , Nicolas Boichat , , Matthias Kaehlcke , , , Subject: [PATCH v10 05/23] iommu/mediatek: Fix iova_to_phys PA start for 4GB mode Date: Wed, 21 Aug 2019 21:53:08 +0800 Message-ID: <1566395606-7975-6-git-send-email-yong.wu@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1566395606-7975-1-git-send-email-yong.wu@mediatek.com> References: <1566395606-7975-1-git-send-email-yong.wu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In M4U 4GB mode, the physical address is remapped as below: CPU Physical address: ==================== 0 1G 2G 3G 4G 5G |---A---|---B---|---C---|---D---|---E---| +--I/O--+------------Memory-------------+ IOMMU output physical address: ============================= 4G 5G 6G 7G 8G |---E---|---B---|---C---|---D---| +------------Memory-------------+ The Region 'A'(I/O) can not be mapped by M4U; For Region 'B'/'C'/'D', the bit32 of the CPU physical address always is needed to set, and for Region 'E', the CPU physical address keep as is. something looks like this: CPU PA -> M4U OUTPUT PA 0x4000_0000 0x1_4000_0000 (Add bit32) 0x8000_0000 0x1_8000_0000 ... 0xc000_0000 0x1_c000_0000 ... 0x1_0000_0000 0x1_0000_0000 (No change) Additionally, the iommu consumers always use the CPU phyiscal address. The PA in the iova_to_phys that is got from v7s always is u32, But from the CPU point of view, PA only need add BIT(32) when PA < 0x4000_0000. Fixes: 30e2fccf9512 ("iommu/mediatek: Enlarge the validate PA range for 4GB mode") Signed-off-by: Yong Wu --- drivers/iommu/mtk_iommu.c | 26 +++++++++++++++++++++++++- 1 file changed, 25 insertions(+), 1 deletion(-) diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c index c6e6dc3..9ba2706 100644 --- a/drivers/iommu/mtk_iommu.c +++ b/drivers/iommu/mtk_iommu.c @@ -107,6 +107,30 @@ struct mtk_iommu_domain { static const struct iommu_ops mtk_iommu_ops; +/* + * In M4U 4GB mode, the physical address is remapped as below: + * + * CPU Physical address: + * ==================== + * + * 0 1G 2G 3G 4G 5G + * |---A---|---B---|---C---|---D---|---E---| + * +--I/O--+------------Memory-------------+ + * + * IOMMU output physical address: + * ============================= + * + * 4G 5G 6G 7G 8G + * |---E---|---B---|---C---|---D---| + * +------------Memory-------------+ + * + * The Region 'A'(I/O) can NOT be mapped by M4U; For Region 'B'/'C'/'D', the + * bit32 of the CPU physical address always is needed to set, and for Region + * 'E', the CPU physical address keep as is. + * Additionally, The iommu consumers always use the CPU phyiscal address. + */ +#define MTK_IOMMU_4GB_MODE_REMAP_BASE 0x40000000 + static LIST_HEAD(m4ulist); /* List all the M4U HWs */ #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) @@ -401,7 +425,7 @@ static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, pa = dom->iop->iova_to_phys(dom->iop, iova); spin_unlock_irqrestore(&dom->pgtlock, flags); - if (data->enable_4GB) + if (data->enable_4GB && pa < MTK_IOMMU_4GB_MODE_REMAP_BASE) pa |= BIT_ULL(32); return pa; -- 1.9.1