Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp479827ybl; Wed, 21 Aug 2019 23:31:38 -0700 (PDT) X-Google-Smtp-Source: APXvYqzLwgBryDWQLvB/eStazEhy2ajVbjDF6lqCNxaEU/p+q6EZzoeNaWmtRV3ZIPAPcXvVtBX8 X-Received: by 2002:a17:90a:fa0a:: with SMTP id cm10mr3777291pjb.133.1566455498264; Wed, 21 Aug 2019 23:31:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566455498; cv=none; d=google.com; s=arc-20160816; b=xTys84ztk4tddi3pRdUdKeSA/YgG2iS4EEm8RX+92nUQDPLTWdbh/021k1xqdRkpsG CMV2llDlkJj64Q/DRFucQe5hAIFuGwnpkBgoGuBC3JAV+9NJJx8Sh0ZsQqE4uP2VbIPt vlBWdx2LPefM4kkznG1hEHs573zUlsO0R1vXRSLCF4sOaeE8DfxuQB7yxllGLLB/5IoH 0yyhuoIjLNntWuhtcbx1462lk63z7d7GqD+pN4mpuMuPwgsyUWBZYajwXUx1W6x10L+9 ioAUNwFKNMgs/iLQt+af3+vG1iLZHdXI4QvJ6N4jnDUr8oj6ZfTz/NQGaMSvorswzC01 EZSw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=etFnj0btIEsVZyZBom7f98HPL26lWQtm4Q0qTYP0nbc=; b=FNBX3OeLmf2KSC7aA8qJ6LQvT+wm9Haq6frc1HH//8Ut2jmGmH1EnQeFxZlW4CGODA N5acThYhge7tlspKwbx42BMHl/n+v7+8WAo1aImKsfTUSnrJwahm2+tksYBkhlovMBuW BheoaBHuino8Aa8ljIGGkvDOjnrc1+rV77Y7XuVsPMC2A00Hd2lAQ7L+m6mC0j5v5l0w GB6mnLxoJZMZVj/aK69T5jGqe53AIntqOWRIHMWT5nBvVhkBWdRw88jLn6buOwf5DL2m zbjE00IpZkDZMJ2CCOxcaFu8uuWzDcVw4RRNXk1ZCz5llBFgsYSGSSLN3CHDIXC47ruK MNLQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m190si2061382pga.322.2019.08.21.23.31.23; Wed, 21 Aug 2019 23:31:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731260AbfHVCS5 (ORCPT + 99 others); Wed, 21 Aug 2019 22:18:57 -0400 Received: from inva021.nxp.com ([92.121.34.21]:37128 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731190AbfHVCSx (ORCPT ); Wed, 21 Aug 2019 22:18:53 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 738A32005B5; Thu, 22 Aug 2019 04:18:51 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id EC4D82005B4; Thu, 22 Aug 2019 04:18:45 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id F407740296; Thu, 22 Aug 2019 10:18:38 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Rob Herring , Michael Turquette , Stephen Boyd , Mark Rutland , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: leoyang.li@nxp.com, liviu.dudau@arm.com, Wen He Subject: [v3 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Thu, 22 Aug 2019 10:08:46 +0800 Message-Id: <20190822020847.10159-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1