Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1106290ybl; Thu, 22 Aug 2019 09:25:48 -0700 (PDT) X-Google-Smtp-Source: APXvYqxDmNAduLmoPTbNjdEpXJf1WrW1ddvfnpKRNiSdGXg7yuAmbgW1MIYfslFbPaxeaHOFVyiu X-Received: by 2002:a63:1455:: with SMTP id 21mr118518pgu.116.1566491148222; Thu, 22 Aug 2019 09:25:48 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566491148; cv=none; d=google.com; s=arc-20160816; b=fx02HlGI4KS7TI/6MOhCEiDUXybK2vGlhjNKeVj/ZdJia3mfTMBeyj0ZNk2pN5hunb C/E52Uvp1Ym6Iq1X9JQkYHDrg68/yZfv+I9pK0ENgaCr6nIuUHZI/B5zIATpUu5tILYR PAmCYGhkkzVORRbWODBQNC3yGwPGB7OqUCWNGh5kBtaoZOisacJAU/3jany9Xg77s4Ek ImUqa6+XpvC+6Wdbj2oDqfZM0rhpDPlMfkSOT6HTujXqzcQCrkm9PxgHhIedYfUHabc9 bU+13jdcXgc1HkpehNToG6I5tB1J54aB/5ap5sdkZGjkNCu3xEsKVd/a+knjWL33JwQp rM7Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=4XVIzcXx+z8CrxeXpqDGXbcnNiX+ihHqgRoTbW5fxm0=; b=F48L6aHHn9p/JHZIBq9Mh2Wp98uoEqzOAT7a0aqqpWVKF8iyv6kXAWL/0Mcm7evDGR ueaATZVnjDfR3e8q0PDv+KwqNgOKn+G0Urgf/6ov8/EiwN8aBO12oiawUqPLZgtALnzF 5NdwGZcp6fwYKdsmSXtgJL6NseK+CRxFygryQZ4w9suAhc6qc+qq1liVx8rOsfk8gWiD tUCP90WfLFW9FM8pcS7oAWDaFamktWN+FxV3j1qNSRQrRhzKeFVoduVGT6RF9AuHO0wQ 87cPAfez46mP5NOry+tqnM2vJUSXbg+ypGQPbxvLOb2zoIqX1TOdoMVqRrmc7QYhK/5S YT+w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 1si17831053plv.44.2019.08.22.09.25.32; Thu, 22 Aug 2019 09:25:48 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2388186AbfHVLc4 (ORCPT + 99 others); Thu, 22 Aug 2019 07:32:56 -0400 Received: from inva020.nxp.com ([92.121.34.13]:34662 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731777AbfHVLc4 (ORCPT ); Thu, 22 Aug 2019 07:32:56 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 0B6251A02CA; Thu, 22 Aug 2019 13:32:54 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 2BE101A0229; Thu, 22 Aug 2019 13:32:44 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 1B545402A2; Thu, 22 Aug 2019 19:32:32 +0800 (SGT) From: Xiaowei Bao To: bhelgaas@google.com, robh+dt@kernel.org, mark.rutland@arm.com, shawnguo@kernel.org, leoyang.li@nxp.com, kishon@ti.com, lorenzo.pieralisi@arm.co, arnd@arndb.de, gregkh@linuxfoundation.org, minghuan.Lian@nxp.com, mingkai.hu@nxp.com, roy.zang@nxp.com, jingoohan1@gmail.com, gustavo.pimentel@synopsys.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linuxppc-dev@lists.ozlabs.org, andrew.murray@arm.com Cc: Xiaowei Bao Subject: [PATCH v2 02/10] PCI: designware-ep: Add the doorbell mode of MSI-X in EP mode Date: Thu, 22 Aug 2019 19:22:34 +0800 Message-Id: <20190822112242.16309-2-xiaowei.bao@nxp.com> X-Mailer: git-send-email 2.9.5 In-Reply-To: <20190822112242.16309-1-xiaowei.bao@nxp.com> References: <20190822112242.16309-1-xiaowei.bao@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add the doorbell mode of MSI-X in EP mode. Signed-off-by: Xiaowei Bao --- v2: - Remove the macro of no used. drivers/pci/controller/dwc/pcie-designware-ep.c | 14 ++++++++++++++ drivers/pci/controller/dwc/pcie-designware.h | 12 ++++++++++++ 2 files changed, 26 insertions(+) diff --git a/drivers/pci/controller/dwc/pcie-designware-ep.c b/drivers/pci/controller/dwc/pcie-designware-ep.c index 3e2b740..b8388f8 100644 --- a/drivers/pci/controller/dwc/pcie-designware-ep.c +++ b/drivers/pci/controller/dwc/pcie-designware-ep.c @@ -480,6 +480,20 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no, return 0; } +int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, u8 func_no, + u16 interrupt_num) +{ + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); + u32 msg_data; + + msg_data = (func_no << PCIE_MSIX_DOORBELL_PF_SHIFT) | + (interrupt_num - 1); + + dw_pcie_writel_dbi(pci, PCIE_MSIX_DOORBELL, msg_data); + + return 0; +} + int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, u16 interrupt_num) { diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/controller/dwc/pcie-designware.h index a0fdbf7..895a9ef 100644 --- a/drivers/pci/controller/dwc/pcie-designware.h +++ b/drivers/pci/controller/dwc/pcie-designware.h @@ -88,6 +88,9 @@ #define PCIE_MISC_CONTROL_1_OFF 0x8BC #define PCIE_DBI_RO_WR_EN BIT(0) +#define PCIE_MSIX_DOORBELL 0x948 +#define PCIE_MSIX_DOORBELL_PF_SHIFT 24 + /* * iATU Unroll-specific register definitions * From 4.80 core version the address translation will be made by unroll @@ -400,6 +403,8 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no, u8 interrupt_num); int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, u16 interrupt_num); +int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, u8 func_no, + u16 interrupt_num); void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar); #else static inline void dw_pcie_ep_linkup(struct dw_pcie_ep *ep) @@ -432,6 +437,13 @@ static inline int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, return 0; } +static inline int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, + u8 func_no, + u16 interrupt_num) +{ + return 0; +} + static inline void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar) { } -- 2.9.5