Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp217242ybl; Thu, 22 Aug 2019 23:12:29 -0700 (PDT) X-Google-Smtp-Source: APXvYqy/HrFlR9u/DSot4D6hHT6zeiYOib8NbuhfiAIpBefS+KAAP5ufiXQhrnItZ21TGwwUAOg6 X-Received: by 2002:a17:902:8f85:: with SMTP id z5mr2931947plo.328.1566540749439; Thu, 22 Aug 2019 23:12:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566540749; cv=none; d=google.com; s=arc-20160816; b=THRPoAoeLSb5ExDLRp1DrfiHuyx+5v3gN0pcKXq4MENRNnhEUXpWhuQRdKwf1/YLvp /C/Tg7yGGhLjSb9qA8BF5GrQ/DvlsloNYGq1TP6hZquYUfrQV2U21LBgTdu2q8Wg6hew hh4kcQ9ed8F+CZ4Ju6876hfJkpV7m+w6xCg+mEUttzzax9+nKxFFx9kM3g4eqOhkYAWm XbA75SzxPEIXTUTV2FvvdS5DtlKcdv03c8/6V/EWp7wGcaZF/IRh+ftpclorPe7lmhhV x/0z1GV3E++VMLwW2DzacPIboceobB90yWww74R0RuI9WGUmwsi3zgnKLDuuplHOMygE kVEw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=WlmND81G4fsao1CVpZxfltS77SnyL2KnMZnBVcQQa0w=; b=PtUs1STZ9Utr+8CMuXxwjtA9rNzaQxjxETu8vQNJOu09iPfjuCPIRUsRW8+np5QVJ8 zHAzf+9YNv3RyjgHUjLjd++rO+eNp1r/9sfMdZloLJjM3uEKcBP0r6HsE+brjg383IeG 6s9ovQ2CUGiVth5Tu8dj5oKWHvs6B8mj4sJExGI5vktjpOv4aoptCBY4c6ZE0SARK2Rh AeY8w/iTZmi5p2qp4MRRNkTJVEK5XI0JI7sRWlRik0NJY9SIW2jJSJiaHGvNL4Y40hx9 lv//7voqzyUVLlrCdLxwwEKbzNzs71syMPg7Jo0G59TPHYKcJbCus8FIjWXyAzDZXBKk YgfQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=NQLERfQy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d37si1584385pla.165.2019.08.22.23.12.14; Thu, 22 Aug 2019 23:12:29 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=NQLERfQy; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2404399AbfHVRkQ (ORCPT + 99 others); Thu, 22 Aug 2019 13:40:16 -0400 Received: from mail.kernel.org ([198.145.29.99]:45180 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2404086AbfHVRYI (ORCPT ); Thu, 22 Aug 2019 13:24:08 -0400 Received: from localhost (wsip-184-188-36-2.sd.sd.cox.net [184.188.36.2]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 76AA123400; Thu, 22 Aug 2019 17:24:07 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1566494647; bh=1hKRuByecVlVLfQQ6iosXpCA9hG/cgMqUCWA0P8Ptts=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=NQLERfQyJGNQM9RYMVN3gk+HftnBjMWfM3d9jyCDvKaI8A8alYwR6eGVs481PGV1b rv7u3n0/Idnp0rwOyupVwwNB/mVTQ4TmXyrhvhTyDgpdN0I9ui25nWts7GgmzouUfi n0dPKMcRuiyR87y+9aTmiFcwB4LTIUjri/Ois2wE= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Suganath Prabu , Christoph Hellwig , "Martin K. Petersen" Subject: [PATCH 4.9 041/103] scsi: mpt3sas: Use 63-bit DMA addressing on SAS35 HBA Date: Thu, 22 Aug 2019 10:18:29 -0700 Message-Id: <20190822171730.468258675@linuxfoundation.org> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20190822171728.445189830@linuxfoundation.org> References: <20190822171728.445189830@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Suganath Prabu commit df9a606184bfdb5ae3ca9d226184e9489f5c24f7 upstream. Although SAS3 & SAS3.5 IT HBA controllers support 64-bit DMA addressing, as per hardware design, if DMA-able range contains all 64-bits set (0xFFFFFFFF-FFFFFFFF) then it results in a firmware fault. E.g. SGE's start address is 0xFFFFFFFF-FFFF000 and data length is 0x1000 bytes. when HBA tries to DMA the data at 0xFFFFFFFF-FFFFFFFF location then HBA will fault the firmware. Driver will set 63-bit DMA mask to ensure the above address will not be used. Cc: # 5.1.20+ Signed-off-by: Suganath Prabu Reviewed-by: Christoph Hellwig Signed-off-by: Martin K. Petersen Signed-off-by: Greg Kroah-Hartman --- drivers/scsi/mpt3sas/mpt3sas_base.c | 12 +++++++----- 1 file changed, 7 insertions(+), 5 deletions(-) --- a/drivers/scsi/mpt3sas/mpt3sas_base.c +++ b/drivers/scsi/mpt3sas/mpt3sas_base.c @@ -1707,9 +1707,11 @@ _base_config_dma_addressing(struct MPT3S { struct sysinfo s; u64 consistent_dma_mask; + /* Set 63 bit DMA mask for all SAS3 and SAS35 controllers */ + int dma_mask = (ioc->hba_mpi_version_belonged > MPI2_VERSION) ? 63 : 64; if (ioc->dma_mask) - consistent_dma_mask = DMA_BIT_MASK(64); + consistent_dma_mask = DMA_BIT_MASK(dma_mask); else consistent_dma_mask = DMA_BIT_MASK(32); @@ -1717,11 +1719,11 @@ _base_config_dma_addressing(struct MPT3S const uint64_t required_mask = dma_get_required_mask(&pdev->dev); if ((required_mask > DMA_BIT_MASK(32)) && - !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && + !pci_set_dma_mask(pdev, DMA_BIT_MASK(dma_mask)) && !pci_set_consistent_dma_mask(pdev, consistent_dma_mask)) { ioc->base_add_sg_single = &_base_add_sg_single_64; ioc->sge_size = sizeof(Mpi2SGESimple64_t); - ioc->dma_mask = 64; + ioc->dma_mask = dma_mask; goto out; } } @@ -1747,7 +1749,7 @@ static int _base_change_consistent_dma_mask(struct MPT3SAS_ADAPTER *ioc, struct pci_dev *pdev) { - if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) { + if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(ioc->dma_mask))) { if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) return -ENODEV; } @@ -3381,7 +3383,7 @@ _base_allocate_memory_pools(struct MPT3S total_sz += sz; } while (ioc->rdpq_array_enable && (++i < ioc->reply_queue_count)); - if (ioc->dma_mask == 64) { + if (ioc->dma_mask > 32) { if (_base_change_consistent_dma_mask(ioc, ioc->pdev) != 0) { pr_warn(MPT3SAS_FMT "no suitable consistent DMA mask for %s\n",