Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp911771ybl; Fri, 23 Aug 2019 10:11:26 -0700 (PDT) X-Google-Smtp-Source: APXvYqydKwF5NvdDjtHTYWtpVktMcP4NqiYNhRSjtjxDVmhSQGXHkFnNLejr1u3mnsec2mN7kpu+ X-Received: by 2002:a65:6108:: with SMTP id z8mr4851732pgu.289.1566580286201; Fri, 23 Aug 2019 10:11:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566580286; cv=none; d=google.com; s=arc-20160816; b=BCYvp5dba5mckok1QiY63V5zQdzFL4CEFPfca/d9kiXRyckFkSnkufhfAJzLsR+w1j HIkSqQR7PZMAFLFPqj0NzTdnuKqHSgGGlo3T2zEuXZ0R9Z3YCyaWJpmodF1PJ88njtIN 1w+O1Gnmzreiv/WTKSWYW3IkZok1uA7M9Bf/0wWf5X5XlO7AAAGuVHDJtyrkFSTMbIba 9jTk0jvs2vh1tzaVV1AQAe6zzaFOi8EPPCWtmlt3fv5ZBJkYdtc7nUpqZUJObvnTjXcI 3g4nWmmIMuTlQN3BeLlvOGbfXyhZmlhmi/F78Guk57L+nhatnVrRUA5dGQbyGixj9UAC PXQg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature; bh=geD+0PnAql9M1pL3w7rpuRPYXeGBaiw8MhAb9OI23io=; b=biGDFXhjo3zUpoC17wL9tNjntRY2zleRtBOP7MGkbMe3r9omHf4AjMK8uLiUiZUEZ0 n7BohP275++PdeW0zgVS8RCcKKPDBTCzcpQpIvN11l46GrRqx4NAirDP5/ed+u2KDgBS E0YDO79V9yc9j8+mZMrw1B/8gPUEB9JQ/4qPzYm0SeKnZsWQLs9eLiD9of2huyAYvO3g 2vTbkf5la0nydSFXfYDGTcioQDLA0GVyjix3j6yGLPJajxjGA3Zg5Iyf/Sx7VmN3z7+3 pyDLbXKkh298Twnmt8bSj+bYt3w4lLr2tepsbwGuQ/KvAUOcihlp3vI1y/BbF87hUf+2 yF8A== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=UyzY1Tms; dkim=pass header.i=@codeaurora.org header.s=default header.b=O4hIIINe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j27si2334627pgj.571.2019.08.23.10.11.10; Fri, 23 Aug 2019 10:11:26 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=UyzY1Tms; dkim=pass header.i=@codeaurora.org header.s=default header.b=O4hIIINe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2404529AbfHWGdM (ORCPT + 99 others); Fri, 23 Aug 2019 02:33:12 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:38662 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2404513AbfHWGdI (ORCPT ); Fri, 23 Aug 2019 02:33:08 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 318C061154; Fri, 23 Aug 2019 06:33:07 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1566541987; bh=Q/NRFMYI6Z5DGzD07kHUaeVrbC5xjwx3AaKwU48T9HU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=UyzY1TmsHynX8XixO3KBcPdSGR9fyOXG7cm497mQdpKJvPz8Sw0tNw0hWIyJ6QlJD vGAHhIEczQqc3JQ3thrI7kRAdM/cdQCFu4WF8wRMatShMIptnaXR/a+/uf0LWqfxDk Wx/YYzo5/odyIqlDjUhHmdG3mcmBO5lZzwLGBoQE= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED,SPF_NONE autolearn=no autolearn_force=no version=3.4.0 Received: from blr-ubuntu-41.ap.qualcomm.com (blr-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.18.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: vivek.gautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 2D7B960F3C; Fri, 23 Aug 2019 06:33:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1566541986; bh=Q/NRFMYI6Z5DGzD07kHUaeVrbC5xjwx3AaKwU48T9HU=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=O4hIIINeJtvmHj3YjVU27nlIUb3SJbsNDhWAtCosFvWQx+x+reXk/uvE6ujsEd4lN z8zvuvItg56aiEalC7J1djCxY4U+jL1446DqOEMy4iwpZ3yQMRnB5jZP+iEL9HLJGJ avk1MDBhWExpFEvHBIqTMxRof9HoZ1H3ASjaZ65U= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 2D7B960F3C Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=vivek.gautam@codeaurora.org From: Vivek Gautam To: joro@8bytes.org, agross@kernel.org, will.deacon@arm.com, robin.murphy@arm.com, iommu@lists.linux-foundation.org Cc: bjorn.andersson@linaro.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, Vivek Gautam Subject: [PATCH v4 2/3] firmware/qcom_scm: Add scm call to handle smmu errata Date: Fri, 23 Aug 2019 12:02:47 +0530 Message-Id: <20190823063248.13295-3-vivek.gautam@codeaurora.org> X-Mailer: git-send-email 2.16.1.72.g5be1f00a9a70 In-Reply-To: <20190823063248.13295-1-vivek.gautam@codeaurora.org> References: <20190823063248.13295-1-vivek.gautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Qcom's smmu-500 needs to toggle wait-for-safe sequence to handle TLB invalidation sync's. Few firmwares allow doing that through SCM interface. Add API to toggle wait for safe from firmware through a SCM call. Signed-off-by: Vivek Gautam Reviewed-by: Bjorn Andersson --- drivers/firmware/qcom_scm-32.c | 5 +++++ drivers/firmware/qcom_scm-64.c | 13 +++++++++++++ drivers/firmware/qcom_scm.c | 6 ++++++ drivers/firmware/qcom_scm.h | 5 +++++ include/linux/qcom_scm.h | 2 ++ 5 files changed, 31 insertions(+) diff --git a/drivers/firmware/qcom_scm-32.c b/drivers/firmware/qcom_scm-32.c index 215061c581e1..bee8729525ec 100644 --- a/drivers/firmware/qcom_scm-32.c +++ b/drivers/firmware/qcom_scm-32.c @@ -614,3 +614,8 @@ int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val) return qcom_scm_call_atomic2(QCOM_SCM_SVC_IO, QCOM_SCM_IO_WRITE, addr, val); } + +int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev, bool enable) +{ + return -ENODEV; +} diff --git a/drivers/firmware/qcom_scm-64.c b/drivers/firmware/qcom_scm-64.c index b6dca32c5ac4..41c06dcfa9e1 100644 --- a/drivers/firmware/qcom_scm-64.c +++ b/drivers/firmware/qcom_scm-64.c @@ -550,3 +550,16 @@ int __qcom_scm_io_writel(struct device *dev, phys_addr_t addr, unsigned int val) return qcom_scm_call(dev, QCOM_SCM_SVC_IO, QCOM_SCM_IO_WRITE, &desc, &res); } + +int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev, bool en) +{ + struct qcom_scm_desc desc = {0}; + struct arm_smccc_res res; + + desc.args[0] = QCOM_SCM_CONFIG_ERRATA1_CLIENT_ALL; + desc.args[1] = en; + desc.arginfo = QCOM_SCM_ARGS(2); + + return qcom_scm_call_atomic(dev, QCOM_SCM_SVC_SMMU_PROGRAM, + QCOM_SCM_CONFIG_ERRATA1, &desc, &res); +} diff --git a/drivers/firmware/qcom_scm.c b/drivers/firmware/qcom_scm.c index 2ddc118dba1b..2b3b7a8c4270 100644 --- a/drivers/firmware/qcom_scm.c +++ b/drivers/firmware/qcom_scm.c @@ -344,6 +344,12 @@ int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) } EXPORT_SYMBOL(qcom_scm_iommu_secure_ptbl_init); +int qcom_scm_qsmmu500_wait_safe_toggle(bool en) +{ + return __qcom_scm_qsmmu500_wait_safe_toggle(__scm->dev, en); +} +EXPORT_SYMBOL(qcom_scm_qsmmu500_wait_safe_toggle); + int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val) { return __qcom_scm_io_readl(__scm->dev, addr, val); diff --git a/drivers/firmware/qcom_scm.h b/drivers/firmware/qcom_scm.h index 99506bd873c0..baee744dbcfe 100644 --- a/drivers/firmware/qcom_scm.h +++ b/drivers/firmware/qcom_scm.h @@ -91,10 +91,15 @@ extern int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id, u32 spare); #define QCOM_SCM_IOMMU_SECURE_PTBL_SIZE 3 #define QCOM_SCM_IOMMU_SECURE_PTBL_INIT 4 +#define QCOM_SCM_SVC_SMMU_PROGRAM 0x15 +#define QCOM_SCM_CONFIG_ERRATA1 0x3 +#define QCOM_SCM_CONFIG_ERRATA1_CLIENT_ALL 0x2 extern int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare, size_t *size); extern int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr, u32 size, u32 spare); +extern int __qcom_scm_qsmmu500_wait_safe_toggle(struct device *dev, + bool enable); #define QCOM_MEM_PROT_ASSIGN_ID 0x16 extern int __qcom_scm_assign_mem(struct device *dev, phys_addr_t mem_region, size_t mem_sz, diff --git a/include/linux/qcom_scm.h b/include/linux/qcom_scm.h index 3f12cc77fb58..aee3d8580d89 100644 --- a/include/linux/qcom_scm.h +++ b/include/linux/qcom_scm.h @@ -57,6 +57,7 @@ extern int qcom_scm_set_remote_state(u32 state, u32 id); extern int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare); extern int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size); extern int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare); +extern int qcom_scm_qsmmu500_wait_safe_toggle(bool en); extern int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val); extern int qcom_scm_io_writel(phys_addr_t addr, unsigned int val); #else @@ -96,6 +97,7 @@ qcom_scm_set_remote_state(u32 state,u32 id) { return -ENODEV; } static inline int qcom_scm_restore_sec_cfg(u32 device_id, u32 spare) { return -ENODEV; } static inline int qcom_scm_iommu_secure_ptbl_size(u32 spare, size_t *size) { return -ENODEV; } static inline int qcom_scm_iommu_secure_ptbl_init(u64 addr, u32 size, u32 spare) { return -ENODEV; } +static inline int qcom_scm_qsmmu500_wait_safe_toggle(bool en) { return -ENODEV; } static inline int qcom_scm_io_readl(phys_addr_t addr, unsigned int *val) { return -ENODEV; } static inline int qcom_scm_io_writel(phys_addr_t addr, unsigned int val) { return -ENODEV; } #endif -- QUALCOMM INDIA, on behalf of Qualcomm Innovation Center, Inc. is a member of Code Aurora Forum, hosted by The Linux Foundation