Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1251941ybl; Fri, 23 Aug 2019 16:13:26 -0700 (PDT) X-Google-Smtp-Source: APXvYqwrZXfE4VbUpRgaKARgOa2YqtShG7TjjIHyBgjiGOmkUWBxtACp6HbhRdBqjJi/EI2CWlED X-Received: by 2002:aa7:8218:: with SMTP id k24mr7667846pfi.221.1566602006863; Fri, 23 Aug 2019 16:13:26 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566602006; cv=none; d=google.com; s=arc-20160816; b=WEvb5bhtsdUi3zRMrO4O0rHMAruYZbESdJnv5TT3s9+2E0qVG/ObECWIni5+1nn7bn NCwHPLtJICpGd/m8lGJ50JXLJtIipYpezKqex/A68XyhWeMuFuj6OyXzrfm8BMeMKCfm g765RxsREFsisI+uOFlq8pC8fhlLk2IeCIbGNEx07BkAKzt9a20AT/dkj6e56EZoWhKi pedRE2D6prYXiEpk+UEkOyFMXANLLDLbNCJB42JynUx02iXtfNxAYWLIwDxCQpNCqirR yJBTgRKOoQXR1d1ubNwinHqqcalf+7X0iMHim0HyZxEUipt9HvZPSZ9N2H5s5PoY52y4 glwg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=A6xc6+Fwu0mWRDiC3oT6Ze9/LBg+t9+f24Iq/N3I4K8=; b=Q/peuCRlMLNtg8wZpFucVT0QHtEifCdhv7MGfjWXq81heLfc3guZrp4nhTic6pfSMn lJ1qECWkhhI1CgiKCagIeaMG71rtB9XRKU4mytgU1iRC8+EoZW4L82n4CEUtWCl6wKFX ifOH5SbCDzy2bExDUyWYfT+b9hdcWn0cMgUJVv9SCpLAdAyDZT/a0yXqm4IwrG9jVLBQ IJlhhML+4s7vT1c5rVi+bGRi77Ec0ttLGvkKpDX3xWJx8yMBQ5raNXDgqWDcEYf80ylP 3+PsJuNlWHHRcZstpuOpRF9/eTv/i2T0+VXaAvl2JtJjQAA3vQjPnZ9sxujdBhGgwzxp Qpqw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass (test mode) header.i=@onstation.org header.s=default header.b=clcW14po; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a4si3248681pjo.83.2019.08.23.16.13.12; Fri, 23 Aug 2019 16:13:26 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass (test mode) header.i=@onstation.org header.s=default header.b=clcW14po; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2393312AbfHWMQz (ORCPT + 99 others); Fri, 23 Aug 2019 08:16:55 -0400 Received: from onstation.org ([52.200.56.107]:50742 "EHLO onstation.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387637AbfHWMQx (ORCPT ); Fri, 23 Aug 2019 08:16:53 -0400 Received: from localhost.localdomain (wsip-184-191-162-253.sd.sd.cox.net [184.191.162.253]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits)) (No client certificate requested) (Authenticated sender: masneyb) by onstation.org (Postfix) with ESMTPSA id 1A5EE3E955; Fri, 23 Aug 2019 12:16:51 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=onstation.org; s=default; t=1566562612; bh=zMZUI1/TVl27BKlNinDOnJ0DFT2etNTGsDhACpdJZTw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=clcW14poim1E2armhfGES3jyXaqnVppyhtr4P2ZvPDe8AEEo3X+4Oc0x7a4VCrGc8 NzYip4agxWf5FQg5JnOHbk9GOsfIoNcppZ/6BDBQxaH8KGZ3jWNaEmTu0PKe2JTZff db22ZLfMrT1ZKGfDoAq5GUP/HRtnV/LpazE0QwM0= From: Brian Masney To: agross@kernel.org, robdclark@gmail.com, sean@poorly.run, robh+dt@kernel.org, bjorn.andersson@linaro.org Cc: airlied@linux.ie, daniel@ffwll.ch, mark.rutland@arm.com, jonathan@marek.ca, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, dri-devel@lists.freedesktop.org, freedreno@lists.freedesktop.org, devicetree@vger.kernel.org, jcrouse@codeaurora.org, Rob Herring Subject: [PATCH v7 1/7] dt-bindings: soc: qcom: add On Chip MEMory (OCMEM) bindings Date: Fri, 23 Aug 2019 05:16:31 -0700 Message-Id: <20190823121637.5861-2-masneyb@onstation.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190823121637.5861-1-masneyb@onstation.org> References: <20190823121637.5861-1-masneyb@onstation.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add device tree bindings for the On Chip Memory (OCMEM) that is present on some Qualcomm Snapdragon SoCs. Signed-off-by: Brian Masney Reviewed-by: Rob Herring --- Changes since v6: - None Changes since v5: - None Changes since v4: - remove qcom from path in $id Changes since v3: - add ranges property - remove unnecessary literal block | - add #address-cells and #size-cells to binding - rename path devicetree/bindings/sram/qcom/ to devicetree/bindings/sram/ since this is the only qcom binding in the sram namespace. That was a holdover from when I originally put this in the soc namespace. Changes since v2: - Add *-sram node and gmu-sram to example. Changes since v1: - Rename qcom,ocmem-msm8974 to qcom,msm8974-ocmem - Renamed reg-names to ctrl and mem - update hardware description - moved from soc to sram namespace in the device tree bindings .../devicetree/bindings/sram/qcom,ocmem.yaml | 96 +++++++++++++++++++ 1 file changed, 96 insertions(+) create mode 100644 Documentation/devicetree/bindings/sram/qcom,ocmem.yaml diff --git a/Documentation/devicetree/bindings/sram/qcom,ocmem.yaml b/Documentation/devicetree/bindings/sram/qcom,ocmem.yaml new file mode 100644 index 000000000000..222990f9923c --- /dev/null +++ b/Documentation/devicetree/bindings/sram/qcom,ocmem.yaml @@ -0,0 +1,96 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/sram/qcom,ocmem.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: On Chip Memory (OCMEM) that is present on some Qualcomm Snapdragon SoCs. + +maintainers: + - Brian Masney + +description: | + The On Chip Memory (OCMEM) is typically used by the GPU, camera/video, and + audio components on some Snapdragon SoCs. + +properties: + compatible: + const: qcom,msm8974-ocmem + + reg: + items: + - description: Control registers + - description: OCMEM address range + + reg-names: + items: + - const: ctrl + - const: mem + + clocks: + items: + - description: Core clock + - description: Interface clock + + clock-names: + items: + - const: core + - const: iface + + '#address-cells': + const: 1 + + '#size-cells': + const: 1 + +required: + - compatible + - reg + - reg-names + - clocks + - clock-names + - '#address-cells' + - '#size-cells' + +patternProperties: + "^.+-sram$": + type: object + description: A region of reserved memory. + + properties: + reg: + maxItems: 1 + + ranges: + maxItems: 1 + + required: + - reg + - ranges + +examples: + - | + #include + #include + + ocmem: ocmem@fdd00000 { + compatible = "qcom,msm8974-ocmem"; + + reg = <0xfdd00000 0x2000>, + <0xfec00000 0x180000>; + reg-names = "ctrl", + "mem"; + + clocks = <&rpmcc RPM_SMD_OCMEMGX_CLK>, + <&mmcc OCMEMCX_OCMEMNOC_CLK>; + clock-names = "core", + "iface"; + + #address-cells = <1>; + #size-cells = <1>; + + gmu-sram@0 { + reg = <0x0 0x100000>; + ranges = <0 0 0xfec00000 0x100000>; + }; + }; -- 2.21.0