Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1260446ybl; Fri, 23 Aug 2019 16:24:38 -0700 (PDT) X-Google-Smtp-Source: APXvYqy3teLU6ND/4Di7oR1oBU+40wJ6kITalZIFwrvo4WHVkLcF2Sot5IRGrwCEq+QxgrZI32Tu X-Received: by 2002:a63:595d:: with SMTP id j29mr6199027pgm.134.1566602678368; Fri, 23 Aug 2019 16:24:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566602678; cv=none; d=google.com; s=arc-20160816; b=Q8wf2lFb1JhOO46fI2weX7edHF4Q8u7oQVsuKf8jN+MG6zbg3HDz+Kjd9NBAEzFjgE T42yCDefGtVvV9aw0vUebsdsdGrrSAlMsbxH98HswJd+zu/JHOmUxjgdKdiOWFckWLDl 9PtHc9rRXRHVBWbo7TJNTk+U+u0MMSHjsikxFAPLiUrxCebVSrIoBcMUEm9yCGkDfy9a r7CKWmrdIx17FA6gNI9DBNaTuAu15hHoW10fTUjHDKWuKiSHUnF0zNft4x3uaamrtPbu McgFtO1FHgX91oo5rxZsDM0wAvSgmJ8Dv3eW9owpDXmScUVOsCJ/ZXpY2Hpjuqh12EhW BboA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=sP4A32N0aSEhAfJV+Pi05x8i0/6tQVxQskXSWvSzFj8=; b=W1xjeCKAJnxr7V6aNhkoEyWNNsG3++FqouxmWkapOsmlC9+Dj3RtpqIO9phD57I1nG lUZtJ2yDB2SNIACc1ZhrdscAWn49xQX9lyANNqp8QGR5+NnTxWO2KI5x3ZSLZVi5quDW glj/wKF003mXMN8aYiBJJLC/x6ea7YRNqrucU/qdogCdvMRGhaRY6xR00/4Yg7r9LjFf 19p2+jjqPr54JoBFJbf+wQe+CxL5f5CKK9PyA3GLbnI961xZT3SYwijbAdztBjuCrHkc wDeDDqDnnJ+IlpHQfefErI6MWtinB6r+AH3siZk6hM8XUUy1WjDjajn3L4tDWSMj3eMD nM1Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f5si3579262plf.350.2019.08.23.16.24.23; Fri, 23 Aug 2019 16:24:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2405593AbfHWNfo (ORCPT + 99 others); Fri, 23 Aug 2019 09:35:44 -0400 Received: from foss.arm.com ([217.140.110.172]:34574 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726319AbfHWNfo (ORCPT ); Fri, 23 Aug 2019 09:35:44 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 3F95D28; Fri, 23 Aug 2019 06:35:43 -0700 (PDT) Received: from localhost (unknown [10.37.6.20]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 8BBA83F718; Fri, 23 Aug 2019 06:35:42 -0700 (PDT) Date: Fri, 23 Aug 2019 14:35:41 +0100 From: Andrew Murray To: Xiaowei Bao Cc: bhelgaas@google.com, robh+dt@kernel.org, mark.rutland@arm.com, shawnguo@kernel.org, leoyang.li@nxp.com, kishon@ti.com, lorenzo.pieralisi@arm.co, arnd@arndb.de, gregkh@linuxfoundation.org, minghuan.Lian@nxp.com, mingkai.hu@nxp.com, roy.zang@nxp.com, jingoohan1@gmail.com, gustavo.pimentel@synopsys.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linuxppc-dev@lists.ozlabs.org Subject: Re: [PATCH v2 02/10] PCI: designware-ep: Add the doorbell mode of MSI-X in EP mode Message-ID: <20190823133540.GE14582@e119886-lin.cambridge.arm.com> References: <20190822112242.16309-1-xiaowei.bao@nxp.com> <20190822112242.16309-2-xiaowei.bao@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190822112242.16309-2-xiaowei.bao@nxp.com> User-Agent: Mutt/1.10.1+81 (426a6c1) (2018-08-26) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Aug 22, 2019 at 07:22:34PM +0800, Xiaowei Bao wrote: > Add the doorbell mode of MSI-X in EP mode. > > Signed-off-by: Xiaowei Bao > --- > v2: > - Remove the macro of no used. > > drivers/pci/controller/dwc/pcie-designware-ep.c | 14 ++++++++++++++ > drivers/pci/controller/dwc/pcie-designware.h | 12 ++++++++++++ > 2 files changed, 26 insertions(+) > > diff --git a/drivers/pci/controller/dwc/pcie-designware-ep.c b/drivers/pci/controller/dwc/pcie-designware-ep.c > index 3e2b740..b8388f8 100644 > --- a/drivers/pci/controller/dwc/pcie-designware-ep.c > +++ b/drivers/pci/controller/dwc/pcie-designware-ep.c > @@ -480,6 +480,20 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no, > return 0; > } > > +int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, u8 func_no, > + u16 interrupt_num) > +{ > + struct dw_pcie *pci = to_dw_pcie_from_ep(ep); > + u32 msg_data; > + > + msg_data = (func_no << PCIE_MSIX_DOORBELL_PF_SHIFT) | > + (interrupt_num - 1); > + > + dw_pcie_writel_dbi(pci, PCIE_MSIX_DOORBELL, msg_data); > + > + return 0; > +} > + > int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, > u16 interrupt_num) > { > diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/controller/dwc/pcie-designware.h > index a0fdbf7..895a9ef 100644 > --- a/drivers/pci/controller/dwc/pcie-designware.h > +++ b/drivers/pci/controller/dwc/pcie-designware.h > @@ -88,6 +88,9 @@ > #define PCIE_MISC_CONTROL_1_OFF 0x8BC > #define PCIE_DBI_RO_WR_EN BIT(0) > > +#define PCIE_MSIX_DOORBELL 0x948 > +#define PCIE_MSIX_DOORBELL_PF_SHIFT 24 > + > /* > * iATU Unroll-specific register definitions > * From 4.80 core version the address translation will be made by unroll > @@ -400,6 +403,8 @@ int dw_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep, u8 func_no, > u8 interrupt_num); > int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, > u16 interrupt_num); > +int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, u8 func_no, > + u16 interrupt_num); > void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar); > #else > static inline void dw_pcie_ep_linkup(struct dw_pcie_ep *ep) > @@ -432,6 +437,13 @@ static inline int dw_pcie_ep_raise_msix_irq(struct dw_pcie_ep *ep, u8 func_no, > return 0; > } > > +static inline int dw_pcie_ep_raise_msix_irq_doorbell(struct dw_pcie_ep *ep, > + u8 func_no, > + u16 interrupt_num) > +{ > + return 0; > +} > + Looks OK to me. Reviewed-by: Andrew Murray > static inline void dw_pcie_ep_reset_bar(struct dw_pcie *pci, enum pci_barno bar) > { > } > -- > 2.9.5 >