Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp3813019ybl; Mon, 26 Aug 2019 00:35:08 -0700 (PDT) X-Google-Smtp-Source: APXvYqx3iN/Izzs+3bm4r/ajqpBO1n5s2Xx94qCWpk0gtOnAJRglm4UvZtC4r3SD8Ph797VZnEZ0 X-Received: by 2002:a17:90a:ec07:: with SMTP id l7mr2262521pjy.39.1566804908297; Mon, 26 Aug 2019 00:35:08 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566804908; cv=none; d=google.com; s=arc-20160816; b=gyTyk/xRB/qYZOZaE89KbE45Hgbe36FsgqsZaCtURR3aA1wiOOF9t2scubdjY5AMGT UpQua3b+1sqO1sZbGBdZL6HNORZ23oVo0Ef8RgqDwr+r9mfCvioe3A7P7S1137pO7bVn r9svlnq7qCds1ZPuFdtYG2KGxOwI8YeSALREKy4K1pvJfxiWh9LvqxC8+iX2604KRtGR ntrHzVZCgo+Ar4vR8yyZDttmylFnAWbyLCWriEopjfxMYFoRrjrf4k/oa3aSv9jYf70e GHvvU8y3skyD4zJqA2b2XcMAKG1eL/az5KSSbsnQKx9q3JXMcBNr2Mi6DvpEmerNlxPD rJOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=THHme64xuMDnn8JFy08KngJ0DOWHH0RnZQtdKa8+w6g=; b=sl97TdlbJ8mtvr8IyKVA0+3sA6bfGV33g5UMbuWkdJ68wdj9qTPXNzlWqMoAxPgc/H FpsllgIUe/UxKqH3oKgITAwRmoEC53pxkifWoTcNxOLyOuo8rOiuoeXb9G/Wu2sTzApR peGMu6GPJk5BpuKWb0t5XdFCZPvcADkMdcibxc0BNe1jWhIA7eOQ8hWQx7dxSwvT9ims TLKNGoBVsd5E5tzVRT04lrCo4FnaAlqCSBbMXBSu4uZUSC/1D1iFLG9nKBrIpO2CmSXB aNyPkVXtfi16JKUaWDf8RLI1Kzenb1euyFxtqcgZ39vBPg4el7MalxqdXy2tOB/xhnLP HPQw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=JtAXxIZR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a37si9313471pla.294.2019.08.26.00.34.53; Mon, 26 Aug 2019 00:35:08 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=JtAXxIZR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730233AbfHZHcS (ORCPT + 99 others); Mon, 26 Aug 2019 03:32:18 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:1324 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729972AbfHZHcS (ORCPT ); Mon, 26 Aug 2019 03:32:18 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Mon, 26 Aug 2019 00:32:19 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Mon, 26 Aug 2019 00:32:17 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Mon, 26 Aug 2019 00:32:17 -0700 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 26 Aug 2019 07:32:17 +0000 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Mon, 26 Aug 2019 07:32:16 +0000 Received: from hqnvemgw01.nvidia.com (172.20.150.20) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Mon, 26 Aug 2019 07:32:16 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Mon, 26 Aug 2019 00:32:16 -0700 From: Vidya Sagar To: , , , , CC: , , , , , , , , , , , , Subject: [PATCH 4/6] dt-bindings: PCI: tegra: Add PCIe slot supplies regulator entries Date: Mon, 26 Aug 2019 13:01:41 +0530 Message-ID: <20190826073143.4582-5-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190826073143.4582-1-vidyas@nvidia.com> References: <20190826073143.4582-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1566804739; bh=THHme64xuMDnn8JFy08KngJ0DOWHH0RnZQtdKa8+w6g=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=JtAXxIZR2KbkHKUcheNVSeiuAfqWRf9MjLWqtWgMhPuejB4t8raw40whvOtK3jnz1 EEXKiHfzRjpgCe8+8bJvP78CsdfyGMxO6M20IFl660MwEFombTqoskI/oZdvTtmw5o 3+XHJS1hO2Beu21th7soTJmglXifzUw/cOT9F5aOo/EwWGbV5w8j20kGEKEToJwogi QQdZJl8jccQSCzFrf9zaVb0AwoCG/18w+6e93TlKIE10dObmeFQs4g5fiGZ2N+I3he Z/Ikp1nmGQooTBQ/1VzfHEDY2rtXzOWx+rMTHIsF/BgGBGS+fnV4iLVr9bv1LjPMfb hdf1Iz+2510jQ== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add optional bindings "vpcie3v3-supply" and "vpcie12v-supply" to describe regulators of a PCIe slot's supplies 3.3V and 12V provided the platform is designed to have regulator controlled slot supplies. Signed-off-by: Vidya Sagar --- .../devicetree/bindings/pci/nvidia,tegra194-pcie.txt | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/Documentation/devicetree/bindings/pci/nvidia,tegra194-pcie.txt b/Documentation/devicetree/bindings/pci/nvidia,tegra194-pcie.txt index 0ac1b867ac24..b739f92da58e 100644 --- a/Documentation/devicetree/bindings/pci/nvidia,tegra194-pcie.txt +++ b/Documentation/devicetree/bindings/pci/nvidia,tegra194-pcie.txt @@ -104,6 +104,12 @@ Optional properties: specified in microseconds - nvidia,aspm-l0s-entrance-latency-us: ASPM L0s entrance latency to be specified in microseconds +- vpcie3v3-supply: A phandle to the regulator node that supplies 3.3V to the slot + if the platform has one such slot. (Ex:- x16 slot owned by C5 controller + in p2972-0000 platform). +- vpcie12v-supply: A phandle to the regulator node that supplies 12V to the slot + if the platform has one such slot. (Ex:- x16 slot owned by C5 controller + in p2972-0000 platform). Examples: ========= @@ -156,6 +162,8 @@ Tegra194: 0xc2000000 0x18 0x00000000 0x18 0x00000000 0x4 0x00000000>; /* prefetchable memory (16GB) */ vddio-pex-ctl-supply = <&vdd_1v8ao>; + vpcie3v3-supply = <&vdd_3v3_pcie>; + vpcie12v-supply = <&vdd_12v_pcie>; phys = <&p2u_hsio_2>, <&p2u_hsio_3>, <&p2u_hsio_4>, <&p2u_hsio_5>; -- 2.17.1