Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp3988250ybl; Mon, 26 Aug 2019 03:48:31 -0700 (PDT) X-Google-Smtp-Source: APXvYqyVnFvs8cffjlkSXKKqMIT5JsGvEkTkUAfJY5EoCaOO6AtV4UToMvD+uhfT0kmwfqFPkMDT X-Received: by 2002:a65:5c4b:: with SMTP id v11mr5641084pgr.62.1566816511145; Mon, 26 Aug 2019 03:48:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566816511; cv=none; d=google.com; s=arc-20160816; b=ogkbL/4QUA71ZMnVKNwspW4xslO2UHmGFeo4vuVEjgo98BMetmx9sYXoosvs00Qumk Ul05/D3CQ+7NYgjkK+uXw+I8IjNOHwPqKiT/SrLsfRBq+KHCuPVq1ajfdDzSlUvVGcvm uzJbVQkyKVsg8iqB8U0Fr2T+vVH+dEiDjiEfpIJ3Cc31eXmM6PbXpJUKYZt1eIQotDTS 1hkKEzKpmg5T62F7+uedlTX8oAbimvczyBEenk1Xy1VPqTgA4PSwoqxi2QU4c9bmsm5T qHHO9zGTfPsdoYhGRlUk0+wv1UV6HrvfcXSrThlZTh7p3LgqAO3SQSPeYpHkaQggQLls eTWg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=jvisrm3LKFCyzD42V+eZQjFbjgtUTqZJhNKlrrhSfUg=; b=Fw+UTwd7xQX4eJGmbbnr5Nc65jkA2t480aads+WI+Xj5z6WNqb19Tbt3FnQWNyRVcN 1v69fs3GVYjhNxK6Xa7pJrg1ujqYZRD03HvEICjknmpjco/G1FoqrZs1LanmT7wRD+/Z idp6EHRe1xjmCYb9EIYo0ek905SMOAy/XjnaGn5+V6X93qu6/mKCnktAwnh2mf3WSBrL wgxReusEbpSoXacvFkR2YNM335UKAk2vrY9rx4Trv6+mit7IrEnEPRukuxdRmpiRNggo dIunoQZbfXGOPxDCjnaXFCb981NbuklRuCNhtt38QXbsRwr+vcYue5RRSNHfQZWPbpno NQMw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@yadro.com header.s=mta-01 header.b=g5fgxiQz; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=yadro.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y10si9715716pjy.34.2019.08.26.03.48.15; Mon, 26 Aug 2019 03:48:31 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@yadro.com header.s=mta-01 header.b=g5fgxiQz; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=yadro.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731045AbfHZKrP (ORCPT + 99 others); Mon, 26 Aug 2019 06:47:15 -0400 Received: from mta-02.yadro.com ([89.207.88.252]:52294 "EHLO mta-01.yadro.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1730404AbfHZKrM (ORCPT ); Mon, 26 Aug 2019 06:47:12 -0400 Received: from localhost (unknown [127.0.0.1]) by mta-01.yadro.com (Postfix) with ESMTP id C293142EE4; Mon, 26 Aug 2019 10:47:09 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=yadro.com; h= content-type:content-type:content-transfer-encoding:mime-version :references:in-reply-to:x-mailer:message-id:date:date:subject :subject:from:from:received:received:received; s=mta-01; t= 1566816428; x=1568630829; bh=T3v61MWhcL+tajW673iRBJZJZpa3U3kWhy5 fA7Bo03s=; b=g5fgxiQzifxENbfepegX0ovCytuj++QE1X0IPIzM2Ed1NzuzaFL S7tqDKTg/EKYkksrsyDRQbJQs1iJ4bQJm+P1moEgZYqIT4zeEoklxAoSC5ua/pF1 B/deJA5HdF0Rhu7rEdhTUho0kcCAkEwUgsoOXPwZOu4CJQ4wqu3uUxw4= X-Virus-Scanned: amavisd-new at yadro.com Received: from mta-01.yadro.com ([127.0.0.1]) by localhost (mta-01.yadro.com [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id 6L6-vTXlq5uX; Mon, 26 Aug 2019 13:47:08 +0300 (MSK) Received: from T-EXCH-02.corp.yadro.com (t-exch-02.corp.yadro.com [172.17.10.102]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-SHA384 (256/256 bits)) (No client certificate requested) by mta-01.yadro.com (Postfix) with ESMTPS id 858C141206; Mon, 26 Aug 2019 13:47:08 +0300 (MSK) Received: from localhost.dev.yadro.com (172.17.15.69) by T-EXCH-02.corp.yadro.com (172.17.10.102) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P384) id 15.1.669.32; Mon, 26 Aug 2019 13:47:07 +0300 From: Ivan Mikhaylov To: Guenter Roeck , Wim Van Sebroeck CC: Joel Stanley , Andrew Jeffery , , , , , Alexander Amelkin , , Rob Herring , Mark Rutland , , Ivan Mikhaylov Subject: [PATCH v2 3/4] watchdog/aspeed: add support for dual boot Date: Mon, 26 Aug 2019 13:46:35 +0300 Message-ID: <20190826104636.19324-4-i.mikhaylov@yadro.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190826104636.19324-1-i.mikhaylov@yadro.com> References: <20190826104636.19324-1-i.mikhaylov@yadro.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-Originating-IP: [172.17.15.69] X-ClientProxiedBy: T-EXCH-01.corp.yadro.com (172.17.10.101) To T-EXCH-02.corp.yadro.com (172.17.10.102) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Set WDT_CLEAR_TIMEOUT_AND_BOOT_CODE_SELECTION into WDT_CLEAR_TIMEOUT_STATUS to clear out boot code source and re-enable access to the primary SPI flash chip while booted via wdt2 from the alternate chip. AST2400 datasheet says: "In the 2nd flash booting mode, all the address mapping to CS0# would be re-directed to CS1#. And CS0# is not accessable under this mode. To access CS0#, firmware should clear the 2nd boot mode register in the WDT2 status register WDT30.bit[1]." Signed-off-by: Ivan Mikhaylov --- drivers/watchdog/aspeed_wdt.c | 62 ++++++++++++++++++++++++++++++++++- 1 file changed, 61 insertions(+), 1 deletion(-) diff --git a/drivers/watchdog/aspeed_wdt.c b/drivers/watchdog/aspeed_wdt.c index cc71861e033a..bbc42847c0e3 100644 --- a/drivers/watchdog/aspeed_wdt.c +++ b/drivers/watchdog/aspeed_wdt.c @@ -53,6 +53,8 @@ MODULE_DEVICE_TABLE(of, aspeed_wdt_of_table); #define WDT_CTRL_ENABLE BIT(0) #define WDT_TIMEOUT_STATUS 0x10 #define WDT_TIMEOUT_STATUS_BOOT_SECONDARY BIT(1) +#define WDT_CLEAR_TIMEOUT_STATUS 0x14 +#define WDT_CLEAR_TIMEOUT_AND_BOOT_CODE_SELECTION BIT(0) /* * WDT_RESET_WIDTH controls the characteristics of the external pulse (if @@ -165,6 +167,57 @@ static int aspeed_wdt_restart(struct watchdog_device *wdd, return 0; } +/* access_cs0 shows if cs0 is accessible, hence the reverted bit */ +static ssize_t access_cs0_show(struct device *dev, + struct device_attribute *attr, char *buf) +{ + struct aspeed_wdt *wdt = dev_get_drvdata(dev); + uint32_t status = readl(wdt->base + WDT_TIMEOUT_STATUS); + + return sprintf(buf, "%u\n", + !(status & WDT_TIMEOUT_STATUS_BOOT_SECONDARY)); +} + +static ssize_t access_cs0_store(struct device *dev, + struct device_attribute *attr, + const char *buf, size_t size) +{ + struct aspeed_wdt *wdt = dev_get_drvdata(dev); + unsigned long val; + + if (kstrtoul(buf, 10, &val)) + return -EINVAL; + + if (val) + writel(WDT_CLEAR_TIMEOUT_AND_BOOT_CODE_SELECTION, + wdt->base + WDT_CLEAR_TIMEOUT_STATUS); + + return size; +} + +/* + * At alternate side the 'access_cs0' sysfs node provides: + * ast2400: a way to get access to the primary SPI flash chip at CS0 + * after booting from the alternate chip at CS1. + * ast2500: a way to restore the normal address mapping from + * (CS0->CS1, CS1->CS0) to (CS0->CS0, CS1->CS1). + * + * Clearing the boot code selection and timeout counter also resets to the + * initial state the chip select line mapping. When the SoC is in normal + * mapping state (i.e. booted from CS0), clearing those bits does nothing for + * both versions of the SoC. For alternate boot mode (booted from CS1 due to + * wdt2 expiration) the behavior differs as described above. + * + * This option can be used with wdt2 (watchdog1) only. + */ +static DEVICE_ATTR_RW(access_cs0); + +static struct attribute *bswitch_attrs[] = { + &dev_attr_access_cs0.attr, + NULL +}; +ATTRIBUTE_GROUPS(bswitch); + static const struct watchdog_ops aspeed_wdt_ops = { .start = aspeed_wdt_start, .stop = aspeed_wdt_stop, @@ -306,9 +359,16 @@ static int aspeed_wdt_probe(struct platform_device *pdev) } status = readl(wdt->base + WDT_TIMEOUT_STATUS); - if (status & WDT_TIMEOUT_STATUS_BOOT_SECONDARY) + if (status & WDT_TIMEOUT_STATUS_BOOT_SECONDARY) { wdt->wdd.bootstatus = WDIOF_CARDRESET; + if (of_device_is_compatible(np, "aspeed,ast2400-wdt") || + of_device_is_compatible(np, "aspeed,ast2500-wdt")) + wdt->wdd.groups = bswitch_groups; + } + + dev_set_drvdata(dev, wdt); + return devm_watchdog_register_device(dev, &wdt->wdd); } -- 2.20.1