Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp4417805ybl; Mon, 26 Aug 2019 10:07:41 -0700 (PDT) X-Google-Smtp-Source: APXvYqw0Gj0Sd7NqXnD9/a29eSwfl7Y5dRKv6uC7JOUO48+ghGSsX0kfY8wKu9aapueRoiie5U29 X-Received: by 2002:a17:90a:cb15:: with SMTP id z21mr20358931pjt.99.1566839261228; Mon, 26 Aug 2019 10:07:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566839261; cv=none; d=google.com; s=arc-20160816; b=cJQ38AaHU1sl7yyY2UpKz9JuuSvA00WIJjR0JAhAPrFALjaUa9on/cVbUoizxQjQXv DsjCRWJ80gm4yTHZSEp6haLuOjWu6tZ4vgVc5+FKLuM0JgqoMK+VwJNDtOP/Tu6z3nGj 5Sg8Kxa/kbc+oUcb4WsBS+gpoZRMZV4NcPDfO7K+C3Q9GkWOWb17WJaWzk5HiC1iYqVR /SKjwrPrHo4WA6Q+E8jL6R0pLMM4/aJ8av5LJefxmlTZ9nKg3cWHhgMBJDa8DkTYh1hs mKsXDwSLyTMLCM4akGvth7O09PrCOw1m2I08xPlSdJxiDG1UjXY4nFLD7e4PKJy1dgWp 8D+w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=CwwDn1F3isDHLADadg552cZsZttuc4BOXuvwzE9t/LA=; b=V7F1M0D2EEmZPRvaeA3Rhs9O5h1QnYgkaC1thZWDC38wvX3Fj0/ln5O4cyoJ7URqyM yKlrkqP1c7vsAY3TKZZ4tBB0zE3gASTO6Ltb1Du8a8tBF5jwJrfhvRW1RkTyYWwztLnq RKJgsv0vCaTtdenhRjIUUhC37/y83L0501tc9E+wdYg/9bYJGoZJOyfn6F8HIdHmf1NP phGdE07pv5fzs0sPO3SlZWxahYXWslDsCL52mF/TrKYqG1IxM9udtnn7XS0ejvaDvrJ5 fvMQihPgm6bnZqp3bgv35ypWtshZblmDQQjnTTJS1pW+l+j1iXfI+Gx36d/8n1V2KUpT YlRw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=TTHn8SMV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y190si11030646pfy.62.2019.08.26.10.07.25; Mon, 26 Aug 2019 10:07:41 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=TTHn8SMV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733273AbfHZQsa (ORCPT + 99 others); Mon, 26 Aug 2019 12:48:30 -0400 Received: from mail-wm1-f68.google.com ([209.85.128.68]:52327 "EHLO mail-wm1-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1733203AbfHZQsP (ORCPT ); Mon, 26 Aug 2019 12:48:15 -0400 Received: by mail-wm1-f68.google.com with SMTP id o4so195170wmh.2 for ; Mon, 26 Aug 2019 09:48:14 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=CwwDn1F3isDHLADadg552cZsZttuc4BOXuvwzE9t/LA=; b=TTHn8SMVljztzBzglxHx98EIyz6v1F8+VDebWt/WipPeUwGjbJshFubBgEsd+OKiUl epgN2CoPgMuJJvk6zp1VMRXJgjs5x17jpOBS3cxricda51pnALca4j3Ai0OrlB3DCLJB thNGGnRCFu91t/jkHmHGfs2hDQusecj5fI4zd7Ce6XQJ9ZDOFJCshGDcfdJuLEjN9c2z 3O9UdukcFw8G+mnUsunt4yPiOXV2nPNDHiFqiGEXMQr2E13o/cBqMuMmchfC5ZDVm7bX JRLLhJyz1R1nn/yl4CVHelQSi/cv+6mUFTSdfUD/JkjGkExo8dNDRGadRdcIPBjq2d0N R4bQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=CwwDn1F3isDHLADadg552cZsZttuc4BOXuvwzE9t/LA=; b=QiNA7WQrtjUnQxGjk64zbuhSXRnQe0lU2/p9f/LJH9wUNJ8IvW8qt/2e9XDLM7UK4h iE6IquHGiVXMqCuuyVRdzIOl14lzrR+EKskJSPtFmHbCxExp6qlCZm/75uQXQWzsUZVI U1yfh3/9EBuq1eSgy+K75iy+D68ukOcgG38A2n0wQJIabu/LMWYz/BCLRN+m8dJyCK50 TIsQ+HhDN9/juJzsI/wyRezBdEFL6wtIeyYUdEM5QsxZMaf05q7hIOXovXxYnh5aLzEK SMooblK5IMdrGfkYeAIuC6S4OCXWxdYePTZgsEtlmaRas+wEGvtYOb1lTy+FFtNUZnnA 4gPA== X-Gm-Message-State: APjAAAXbf0w5RECFCV58mmdgJ6a1QTIFFFcVekMpjB0Sa9VG/ct7+snn 431hcN5uLY5MI4WuVXCl88ikGg== X-Received: by 2002:a7b:c775:: with SMTP id x21mr23809437wmk.90.1566838094268; Mon, 26 Aug 2019 09:48:14 -0700 (PDT) Received: from localhost.localdomain (124.red-83-36-179.dynamicip.rima-tde.net. [83.36.179.124]) by smtp.gmail.com with ESMTPSA id o14sm21800076wrg.64.2019.08.26.09.48.13 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Mon, 26 Aug 2019 09:48:13 -0700 (PDT) From: Jorge Ramirez-Ortiz To: jorge.ramirez-ortiz@linaro.org, bjorn.andersson@linaro.org, robh+dt@kernel.org, agross@kernel.org, mark.rutland@arm.com Cc: niklas.cassel@linaro.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 5/6] arm64: dts: qcom: qcs404: Add DVFS support Date: Mon, 26 Aug 2019 18:48:06 +0200 Message-Id: <20190826164807.7028-5-jorge.ramirez-ortiz@linaro.org> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20190826164807.7028-1-jorge.ramirez-ortiz@linaro.org> References: <20190826164807.7028-1-jorge.ramirez-ortiz@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Support dynamic voltage and frequency scaling on qcs404. CPUFreq will soon be superseded by Core Power Reduction (CPR, a form of Adaptive Voltage Scaling found on some Qualcomm SoCs like the qcs404). Due to the CPR upstreaming already being in progress - and some commits already merged - the following commit will need to be reverted to enable CPUFreq support Author: Jorge Ramirez-Ortiz Date: Thu Jul 25 12:41:36 2019 +0200 cpufreq: Add qcs404 to cpufreq-dt-platdev blacklist Co-developed-by: Niklas Cassel Signed-off-by: Niklas Cassel Signed-off-by: Jorge Ramirez-Ortiz Reviewed-by: Bjorn Andersson --- arch/arm64/boot/dts/qcom/qcs404.dtsi | 31 ++++++++++++++++++++++++++++ 1 file changed, 31 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/qcs404.dtsi b/arch/arm64/boot/dts/qcom/qcs404.dtsi index 34360b2d3e0d..e425e54e1af9 100644 --- a/arch/arm64/boot/dts/qcom/qcs404.dtsi +++ b/arch/arm64/boot/dts/qcom/qcs404.dtsi @@ -36,6 +36,10 @@ cpu-idle-states = <&CPU_SLEEP_0>; next-level-cache = <&L2_0>; #cooling-cells = <2>; + clocks = <&apcs_glb>; + operating-points-v2 = <&cpu_opp_table>; + cpu-supply = <&pms405_s3>; + }; CPU1: cpu@101 { @@ -46,6 +50,9 @@ cpu-idle-states = <&CPU_SLEEP_0>; next-level-cache = <&L2_0>; #cooling-cells = <2>; + clocks = <&apcs_glb>; + operating-points-v2 = <&cpu_opp_table>; + cpu-supply = <&pms405_s3>; }; CPU2: cpu@102 { @@ -56,6 +63,9 @@ cpu-idle-states = <&CPU_SLEEP_0>; next-level-cache = <&L2_0>; #cooling-cells = <2>; + clocks = <&apcs_glb>; + operating-points-v2 = <&cpu_opp_table>; + cpu-supply = <&pms405_s3>; }; CPU3: cpu@103 { @@ -66,6 +76,9 @@ cpu-idle-states = <&CPU_SLEEP_0>; next-level-cache = <&L2_0>; #cooling-cells = <2>; + clocks = <&apcs_glb>; + operating-points-v2 = <&cpu_opp_table>; + cpu-supply = <&pms405_s3>; }; L2_0: l2-cache { @@ -88,6 +101,24 @@ }; }; + cpu_opp_table: cpu-opp-table { + compatible = "operating-points-v2"; + opp-shared; + + opp-1094400000 { + opp-hz = /bits/ 64 <1094400000>; + opp-microvolt = <1224000 1224000 1224000>; + }; + opp-1248000000 { + opp-hz = /bits/ 64 <1248000000>; + opp-microvolt = <1288000 1288000 1288000>; + }; + opp-1401600000 { + opp-hz = /bits/ 64 <1401600000>; + opp-microvolt = <1384000 1384000 1384000>; + }; + }; + firmware { scm: scm { compatible = "qcom,scm-qcs404", "qcom,scm"; -- 2.22.0