Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp849966ybl; Wed, 28 Aug 2019 06:18:28 -0700 (PDT) X-Google-Smtp-Source: APXvYqx8tQfaGO627p41y+9rSRAW818IT5vWSkFCGhbwOtzsO+E5esKqrGjZoDBiqO7OHdS1tUZe X-Received: by 2002:a63:5550:: with SMTP id f16mr3562595pgm.426.1566998307726; Wed, 28 Aug 2019 06:18:27 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1566998307; cv=none; d=google.com; s=arc-20160816; b=UKGv1p+NCtpwDlBPMUHKwyE0bSsWCuxUOxKyHtqIf8QXH7fz14ub15l4lWdwtuQK4H yYUe6XuLBLN3eRJBvSLsHNyryir8O4OROfCC6TqEI2afKVkpNnt9itGWA6dHqNNXMb9w dQ/qwrSy1aFkJqKYem3WqEpQ1N2zUelg5Md3/oMLfifk+i36XkU7OyNql/ZeOQi3STaW 4nWt4nkawUtIqsbw46WmNz7Njwi0lJqQl3hO72CffeLeFABAY4R1citEtZI3gKG0TvzL dQa7PuaybBUvXPQkbPf4fgx5swi39W/UBAFTtZKapiqssFJ8dZhmztaH0DnV1xdPzcd+ pIBQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=dSPWI8YSZcYMeDn1BdNH7BdoeuwKXjhAyEYyCUpFNhM=; b=s2z9WVZKd/Fil94FKVKHSBpzjLsJZud+TrsL6CmGoxjPGMH8U2hgP/7pgok0lmNh7e MG4R9IHprVmS4bLRdD0XsjzOdK4Z6U8wu94fzy56CSQ10FDHOPsvQabMi3rtFmRAWVCh +OvhXcKy3XXZJzOmHz1gIqQNFCir/yNpbGjI27RBXrXeJMnFdIz1nGrTfrqbtjCrhbXY q2ROgKN9IXPagMKfIzBAKgEJMEiurA9dp7THZnI13mwsZiovB44wUEHuye9CBAhejiq4 1pifV8uAn3wxyu4B8V6cCO8Tp8BgI40atcxuGyEXKYlrT3Nn/WsftDWdwglWOB52MGb7 MRTA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=HW2qelDT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s18si1849044pjq.46.2019.08.28.06.18.10; Wed, 28 Aug 2019 06:18:27 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=HW2qelDT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726991AbfH1NQE (ORCPT + 99 others); Wed, 28 Aug 2019 09:16:04 -0400 Received: from hqemgate16.nvidia.com ([216.228.121.65]:3268 "EHLO hqemgate16.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726394AbfH1NQE (ORCPT ); Wed, 28 Aug 2019 09:16:04 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate16.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 28 Aug 2019 06:16:04 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 28 Aug 2019 06:16:03 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 28 Aug 2019 06:16:03 -0700 Received: from HQMAIL109.nvidia.com (172.20.187.15) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 28 Aug 2019 13:16:02 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL109.nvidia.com (172.20.187.15) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Wed, 28 Aug 2019 13:16:02 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Wed, 28 Aug 2019 06:16:02 -0700 From: Vidya Sagar To: , , , , , CC: , , , , , , , , , , , , Subject: [PATCH V2 6/6] arm64: tegra: Add PCIe slot supply information in p2972-0000 platform Date: Wed, 28 Aug 2019 18:45:05 +0530 Message-ID: <20190828131505.28475-7-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190828131505.28475-1-vidyas@nvidia.com> References: <20190828131505.28475-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1566998164; bh=dSPWI8YSZcYMeDn1BdNH7BdoeuwKXjhAyEYyCUpFNhM=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=HW2qelDTRvUA/HQMM36+vv21ZxiZpSOqFhOYVIVJVMSkjCf/tT7ZlsMZOuoPrqRDT VZsw4uqkyuwHWQQcyQ5JO0+Mt0gbAPsaoUpQTf2os8A5bgtfSNDZJLWwhRajcW7y3O I1DP+9RiSauSPUZb6osZeH3ySzyQB8nii+5f72gwkYhQcCykHTHcwIdLpnrdTm+X8b vx3Tg7BNAu7GP7oQHqZ23GV+U4+xI57WoHv1Qsu7iVzV8FLbsyoUQHWF6R5RCYDvbM vKZa34rqJyly949/WSBLA1ToPZNoICaj4uFMLSfqa4SAFfY51f22TWee8eSpbXJ1DP CkS6Bv9bt9wHg== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add 3.3V and 12V supplies regulators information of x16 PCIe slot in p2972-0000 platform which is owned by C5 controller and also enable C5 controller. Signed-off-by: Vidya Sagar --- V2: * None .../arm64/boot/dts/nvidia/tegra194-p2888.dtsi | 24 +++++++++++++++++++ .../boot/dts/nvidia/tegra194-p2972-0000.dts | 4 +++- 2 files changed, 27 insertions(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/nvidia/tegra194-p2888.dtsi b/arch/arm64/boot/dts/nvidia/tegra194-p2888.dtsi index 62e07e1197cc..4c38426a6969 100644 --- a/arch/arm64/boot/dts/nvidia/tegra194-p2888.dtsi +++ b/arch/arm64/boot/dts/nvidia/tegra194-p2888.dtsi @@ -289,5 +289,29 @@ gpio = <&gpio TEGRA194_MAIN_GPIO(A, 3) GPIO_ACTIVE_HIGH>; enable-active-high; }; + + vdd_3v3_pcie: regulator@2 { + compatible = "regulator-fixed"; + reg = <2>; + + regulator-name = "PEX_3V3"; + regulator-min-microvolt = <3300000>; + regulator-max-microvolt = <3300000>; + gpio = <&gpio TEGRA194_MAIN_GPIO(Z, 2) GPIO_ACTIVE_HIGH>; + regulator-boot-on; + enable-active-high; + }; + + vdd_12v_pcie: regulator@3 { + compatible = "regulator-fixed"; + reg = <3>; + + regulator-name = "VDD_12V"; + regulator-min-microvolt = <1200000>; + regulator-max-microvolt = <1200000>; + gpio = <&gpio TEGRA194_MAIN_GPIO(A, 1) GPIO_ACTIVE_LOW>; + regulator-boot-on; + enable-active-low; + }; }; }; diff --git a/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts b/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts index 23597d53c9c9..d47cd8c4dd24 100644 --- a/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts +++ b/arch/arm64/boot/dts/nvidia/tegra194-p2972-0000.dts @@ -93,9 +93,11 @@ }; pcie@141a0000 { - status = "disabled"; + status = "okay"; vddio-pex-ctl-supply = <&vdd_1v8ao>; + vpcie3v3-supply = <&vdd_3v3_pcie>; + vpcie12v-supply = <&vdd_12v_pcie>; phys = <&p2u_nvhs_0>, <&p2u_nvhs_1>, <&p2u_nvhs_2>, <&p2u_nvhs_3>, <&p2u_nvhs_4>, <&p2u_nvhs_5>, -- 2.17.1