Received: by 2002:a25:8b12:0:0:0:0:0 with SMTP id i18csp1077459ybl; Wed, 28 Aug 2019 09:18:09 -0700 (PDT) X-Google-Smtp-Source: APXvYqz4N1XOmQQjJOV+zIHxyvlqHO6IQQ6audYYjafOLL17JzAGp+KmiPEzhzo4YQGvJD3H316p X-Received: by 2002:a17:90a:b290:: with SMTP id c16mr5035771pjr.34.1567009089551; Wed, 28 Aug 2019 09:18:09 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1567009089; cv=none; d=google.com; s=arc-20160816; b=RiO5Kemxm9Rmo2dO57yMsfaKlJZYQrnNlDuswAn7Z2muhGi5ZNa8cawGWBIwNWHXE5 +pOcXeI/kNPuCfkcnNCQLlV4SPEIK4uS6p3mG4Kb/vL2X8fT6cThHOyoxHgr6tcRA35T 32bBASmc7CIOX41sEa07xdtlLPI/WF1tBz23JCfKo+utpyQxjWHBzQlKUOeAp3zizcWG jy8sd8qmV/Hf9a2HV3iWNWuph8f+xtLyJr3Bk3nxuZt7qC+yTElPOOwoGi+1tx97/zSI 51vQCBWuLmyY2qFKz2urbPXIud95/q3OxTQGWY2LZCFtFU07afgSMNyVt0dAgxYdS/Yf tcFw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject; bh=vkYR9GMGra4mXvzpjpzlucRSvf0JCKSyhfkQefgDo5g=; b=f86znqFSTvPagi4LaoDJk5gYb8TXKF04EK5o9K5HaXi2fYyRC6Q37JY48KBW0mzmdU jRZZ4vBpHhvMwTGFlwNDBMZ7ikuyScjxJts3RM+zkh5k/RAcPOJFgVK8eMNKEB0lhMup Q6sEH9RSx4TJopFyKBSTXYQutSwQaKAiuusaCKJm6ga980NVl9nnqbq43Vrqh8myCoFm 30N4a26Hwr1sB/G3YrP4h5xlziWReA/dqdH5JP3Cb+dNneSQNI3kpaDTKrGI1jbINlh6 wAXf0KtcHrvW29ZYELVWULZg5BwaZrhX/kLKsL1bcrjyxwDBynG54F8+7pDpkctPQlij fsGw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=ddOdhhcY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 4si2291181plf.176.2019.08.28.09.17.52; Wed, 28 Aug 2019 09:18:09 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=ddOdhhcY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726785AbfH1QQf (ORCPT + 99 others); Wed, 28 Aug 2019 12:16:35 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:7261 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726395AbfH1QQf (ORCPT ); Wed, 28 Aug 2019 12:16:35 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 28 Aug 2019 09:16:36 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 28 Aug 2019 09:16:34 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 28 Aug 2019 09:16:34 -0700 Received: from DRHQMAIL107.nvidia.com (10.27.9.16) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 28 Aug 2019 16:16:33 +0000 Received: from [10.25.74.161] (10.124.1.5) by DRHQMAIL107.nvidia.com (10.27.9.16) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 28 Aug 2019 16:16:28 +0000 Subject: Re: [PATCH V2 3/6] PCI: tegra: Add support to configure sideband pins To: Andrew Murray CC: , , , , , , , , , , , , , , , , References: <20190828131505.28475-1-vidyas@nvidia.com> <20190828131505.28475-4-vidyas@nvidia.com> <20190828150739.GX14582@e119886-lin.cambridge.arm.com> X-Nvconfidentiality: public From: Vidya Sagar Message-ID: <015280f6-cf13-9a36-6ae7-77476d089af4@nvidia.com> Date: Wed, 28 Aug 2019 21:46:26 +0530 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.8.0 MIME-Version: 1.0 In-Reply-To: <20190828150739.GX14582@e119886-lin.cambridge.arm.com> X-Originating-IP: [10.124.1.5] X-ClientProxiedBy: HQMAIL101.nvidia.com (172.20.187.10) To DRHQMAIL107.nvidia.com (10.27.9.16) Content-Type: text/plain; charset="utf-8"; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1567008996; bh=vkYR9GMGra4mXvzpjpzlucRSvf0JCKSyhfkQefgDo5g=; h=X-PGP-Universal:Subject:To:CC:References:X-Nvconfidentiality:From: Message-ID:Date:User-Agent:MIME-Version:In-Reply-To: X-Originating-IP:X-ClientProxiedBy:Content-Type:Content-Language: Content-Transfer-Encoding; b=ddOdhhcYgMCMUdb0NaOCMhghD3DAvywx7L0BfIq4QMvoctZLVx6TYtgcTOWclJqd1 Kk5QMQWGX+FdIkHUG+yE+dFVqPPL2JPHnamym5DTHQJ5RrGsjvtzPckOR4ct3icH3n kCVV6C3TQnc35zWT2euvmQP/mBZ52L7x1JhVWJAgvn05Mi5U8tbzCM6htKUHVtGfl6 xYhsu/1q0UBrr458CbH/lzSxu99dJmrc1xEPJJ3IMYPLXhWR0TKHihzHQNrpli90zw FtrGsKFehb71WlKSxCLC9ZxPCmQYeXv7qntl9qOoeOh8VaCFgBbrNAorTAI4jyOjwX df6qf8GLoa4GA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 8/28/2019 8:37 PM, Andrew Murray wrote: > On Wed, Aug 28, 2019 at 06:45:02PM +0530, Vidya Sagar wrote: >> Add support to configure sideband signal pins when information is present >> in respective controller's device-tree node. >> >> Signed-off-by: Vidya Sagar >> --- >> V2: >> * Addressed review comment from Andrew Murray >> * Handled failure case of pinctrl_pm_select_default_state() cleanly >> >> drivers/pci/controller/dwc/pcie-tegra194.c | 11 +++++++++-- >> 1 file changed, 9 insertions(+), 2 deletions(-) >> >> diff --git a/drivers/pci/controller/dwc/pcie-tegra194.c b/drivers/pci/controller/dwc/pcie-tegra194.c >> index fc0dbeb31d78..057ba4f9fbcd 100644 >> --- a/drivers/pci/controller/dwc/pcie-tegra194.c >> +++ b/drivers/pci/controller/dwc/pcie-tegra194.c >> @@ -1304,8 +1304,13 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie) >> if (ret < 0) { >> dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n", >> ret); >> - pm_runtime_disable(dev); >> - return ret; >> + goto fail_pm_get_sync; >> + } >> + >> + ret = pinctrl_pm_select_default_state(pcie->dev); > > This patch looks OK, though you're still using pcie->dev here instead of dev. I'll take care of this. Thanks for the thorough review. - Vidya Sagar > > Thanks, > > Andrew Murray > >> + if (ret < 0) { >> + dev_err(dev, "Failed to configure sideband pins: %d\n", ret); >> + goto fail_pinctrl; >> } >> >> tegra_pcie_init_controller(pcie); >> @@ -1332,7 +1337,9 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie) >> >> fail_host_init: >> tegra_pcie_deinit_controller(pcie); >> +fail_pinctrl: >> pm_runtime_put_sync(dev); >> +fail_pm_get_sync: >> pm_runtime_disable(dev); >> return ret; >> } >> -- >> 2.17.1 >>