Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp402894ybe; Mon, 2 Sep 2019 03:33:43 -0700 (PDT) X-Google-Smtp-Source: APXvYqxZeJT51wli0sUJzz+dNdXfF9veLTSZf87ETNGK+8qxj/RX2BybmjEjZUsCUdAFOsZYWmfk X-Received: by 2002:a62:ac0d:: with SMTP id v13mr32802317pfe.129.1567420423013; Mon, 02 Sep 2019 03:33:43 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1567420423; cv=none; d=google.com; s=arc-20160816; b=NzjVl8B6nTuJ05ZkUricY50t+dDB/qEA+erAcQxmYqv+rlaA9CemRFNb62JP0ejPKe TOVpwwHDdmCR+OBhfSVO8JrumseaNRW3tMO0qmw2a6jD9V3Ri1G3eX378Kq5HXeFoL9I JGLHIbk+ld+Tm2MKWEIT4OjJ/DvJR7hKRmBsE/EMuxdzOgpM6ut//iUaw01d/SjHfrKx /a6B99r6wT0xgZZv6cc1jLBpxYYZx/yNiU6Oh6ZpwK31lFB2iXBCItcIYUXvL3NmkDur 0sznYNAfhOhQTqZ1uCE1/0draYEBtDUUXFj1HFpcSxUB8Nv65ilUxLJWOd4wZV+Df9pr wrNg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=1e/rcJ8KRKf3a1q7Iqyr8/mCkhwg+NH1+DQKmA3t0rg=; b=O2e+ZooX7zw3y8pSaNLOzDL3Ofe2H3NjZ5Dk7+Y2O39MLaeYdJze4F3PGhMXPPh4En SiG2LI+DW/CxRqFTgdaX2GzK9sifb0kuFV5vOr7i9WHMXL0oxunCs5XteT2DYAVdboOQ JyAOJhzDin9+G18IP8RiZcuy1R6yREM3gaGUcH4BefqUKOjjV066YFLHJksgrF12/ZHI /dM0JLo3DB/mUjckWg1C49RrLg5TqIXbQanhi9yB1wKpPTmItDhB14lIjLQGDh28jdk2 zDD/s+BTrSnlgZR1InuCDEUUCPCnV7/rQeshB/a7XC4Lu4oRlZcS9gshu8lCKXwhhQGh IVBg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k7si12918623pfi.202.2019.09.02.03.33.25; Mon, 02 Sep 2019 03:33:43 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730276AbfIBKS7 (ORCPT + 99 others); Mon, 2 Sep 2019 06:18:59 -0400 Received: from foss.arm.com ([217.140.110.172]:51620 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729668AbfIBKS7 (ORCPT ); Mon, 2 Sep 2019 06:18:59 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 82DE028; Mon, 2 Sep 2019 03:18:58 -0700 (PDT) Received: from localhost (unknown [10.37.6.20]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id ED8013F246; Mon, 2 Sep 2019 03:18:57 -0700 (PDT) Date: Mon, 2 Sep 2019 11:18:56 +0100 From: Andrew Murray To: Vidya Sagar Cc: lorenzo.pieralisi@arm.com, bhelgaas@google.com, robh+dt@kernel.org, thierry.reding@gmail.com, jonathanh@nvidia.com, kishon@ti.com, gustavo.pimentel@synopsys.com, digetx@gmail.com, mperttunen@nvidia.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kthota@nvidia.com, mmaddireddy@nvidia.com, sagar.tv@gmail.com Subject: Re: [PATCH V3 3/6] PCI: tegra: Add support to configure sideband pins Message-ID: <20190902101855.GV14582@e119886-lin.cambridge.arm.com> References: <20190828172850.19871-1-vidyas@nvidia.com> <20190828172850.19871-4-vidyas@nvidia.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190828172850.19871-4-vidyas@nvidia.com> User-Agent: Mutt/1.10.1+81 (426a6c1) (2018-08-26) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, Aug 28, 2019 at 10:58:47PM +0530, Vidya Sagar wrote: > Add support to configure sideband signal pins when information is present > in respective controller's device-tree node. > > Signed-off-by: Vidya Sagar Reviewed-by: Andrew Murray > --- > V3: > * Used 'dev' instead of 'pcie->dev' > > V2: > * Addressed review comment from Andrew Murray > * Handled failure case of pinctrl_pm_select_default_state() cleanly > > drivers/pci/controller/dwc/pcie-tegra194.c | 11 +++++++++-- > 1 file changed, 9 insertions(+), 2 deletions(-) > > diff --git a/drivers/pci/controller/dwc/pcie-tegra194.c b/drivers/pci/controller/dwc/pcie-tegra194.c > index fc0dbeb31d78..77fa6f70bc96 100644 > --- a/drivers/pci/controller/dwc/pcie-tegra194.c > +++ b/drivers/pci/controller/dwc/pcie-tegra194.c > @@ -1304,8 +1304,13 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie) > if (ret < 0) { > dev_err(dev, "Failed to get runtime sync for PCIe dev: %d\n", > ret); > - pm_runtime_disable(dev); > - return ret; > + goto fail_pm_get_sync; > + } > + > + ret = pinctrl_pm_select_default_state(dev); > + if (ret < 0) { > + dev_err(dev, "Failed to configure sideband pins: %d\n", ret); > + goto fail_pinctrl; > } > > tegra_pcie_init_controller(pcie); > @@ -1332,7 +1337,9 @@ static int tegra_pcie_config_rp(struct tegra_pcie_dw *pcie) > > fail_host_init: > tegra_pcie_deinit_controller(pcie); > +fail_pinctrl: > pm_runtime_put_sync(dev); > +fail_pm_get_sync: > pm_runtime_disable(dev); > return ret; > } > -- > 2.17.1 >