Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp1394357ybe; Mon, 2 Sep 2019 20:31:54 -0700 (PDT) X-Google-Smtp-Source: APXvYqxwP2tZVgpcFNPMYlh40WpyITeTH8GEe58ewFixet9pzUskLWIlkK5fQey9QoXCgOx4Dk9f X-Received: by 2002:a17:902:7085:: with SMTP id z5mr33101118plk.102.1567481513953; Mon, 02 Sep 2019 20:31:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1567481513; cv=none; d=google.com; s=arc-20160816; b=ubXO1A7Fi+KPO19+O0sEahrTLBoqzYtriOE/XxxHIVRU9Hl1OezAQPyLCcZThuSF+C f+6C1c0oIiYqIWSiZkDbHMGxd6NKpnrkX/WBM1Taf3dwBLndu3okCcELUJptMTZnJ9xE DECPd341HPsVBCDH4RdUTevQ/97Dv8R97I8jWhDwgAnG7MTwU7KHS3Hw2S2fznBMJGNA cknqSoLxTgUrvDOGfUTSv0q0Jm4JZn1jlW/F1dtk/iu05m0GbG7z4iOeJbpmARjjlQOP AWstudcInBIO0eedCjpbmBlLwfWn3GzU55YFCkxMlryJQ7UH4RMygDL4dcpo3qmx1HmK An0A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:to:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:from; bh=BV/LVgUN0xHjgSMIibi1yi6G1q+IKS5HgMsw2hIF8KU=; b=hh/g4GkxoNJO1P+yu9K+GuaBCyc8CLFdTRCIg+IL86tMAUYu3Us8ObJ4gDOAzD6rKk gWuEs47fc5CDOhPpwOsAXZUt+LjuQy8+CDHZAX2mqqH522u4Ym81J0DGxZwFX/2ys7Wm UmbBFCbqpMN4TyIQ7L1uIC/a4xdvaqCxppW6Ulow3Aw4YjPU7JoPq6LM5F7IgqVnIxxA 6zNNUpXTu6KRHcufXBz8lRwaKjsncXEdoI2DhJujLpZjdsdVC/OvBwi4Hijlbna/2Lr6 xwzyJrBEuwW7PUuxBIpXgGu9jAM0OsEyx5uv61Yv44iIqarY9Lk6XlTnQsZogaalZavn wy3A== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@nvidia.com header.s=n1 header.b=FPAITNo3; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b18si13191203pgl.52.2019.09.02.20.31.38; Mon, 02 Sep 2019 20:31:53 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=fail header.i=@nvidia.com header.s=n1 header.b=FPAITNo3; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726585AbfICDah (ORCPT + 99 others); Mon, 2 Sep 2019 23:30:37 -0400 Received: from hqemgate15.nvidia.com ([216.228.121.64]:18235 "EHLO hqemgate15.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725955AbfICDae (ORCPT ); Mon, 2 Sep 2019 23:30:34 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate15.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Mon, 02 Sep 2019 20:30:36 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Mon, 02 Sep 2019 20:30:33 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Mon, 02 Sep 2019 20:30:33 -0700 Received: from HQMAIL105.nvidia.com (172.20.187.12) by HQMAIL101.nvidia.com (172.20.187.10) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 3 Sep 2019 03:30:33 +0000 Received: from hqnvemgw01.nvidia.com (172.20.150.20) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 3 Sep 2019 03:30:33 +0000 Received: from vdumpa-ubuntu.nvidia.com (Not Verified[172.17.173.140]) by hqnvemgw01.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Mon, 02 Sep 2019 20:30:33 -0700 From: Krishna Reddy CC: , , , , , , , , , , , , , , , , , Krishna Reddy Subject: [PATCH v2 3/7] dt-bindings: arm-smmu: Add binding for Tegra194 SMMU Date: Mon, 2 Sep 2019 20:32:04 -0700 Message-ID: <1567481528-31163-4-git-send-email-vdumpa@nvidia.com> X-Mailer: git-send-email 2.1.4 In-Reply-To: <1567481528-31163-1-git-send-email-vdumpa@nvidia.com> References: <1567481528-31163-1-git-send-email-vdumpa@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1567481436; bh=BV/LVgUN0xHjgSMIibi1yi6G1q+IKS5HgMsw2hIF8KU=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=FPAITNo3jTpQCsJ6yPvFI7nqNjUmJRyDoAQC4R80H1MiBfbERasqQINGII4+2PDZP F8lZUj8i1YoeOIhWEnTUwDYeBt6JlWKEt6mG8nRG/s+X7bxfjR4aMgN1a448qqpPv7 EMWJdwFrDPbPt6HA9mIBqSWXSRqpokI5jGeveTXhc2ZEcivHMEaLBKgusqlSxCI7/I 08CfebHYvN4UohyU0ADwwkn2FON8zejiT/Ol4YyDpzfK+RZ0BIMU1qGIM8JvO19HYe eDLZlB8o/QBTV82lyHpQq4xi10NoUjThySi/tdzaQjmsqXMKY7g0/fAKxbjRhPvKR7 PmXASHs/QS/9A== To: unlisted-recipients:; (no To-header on input) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add binding for NVIDIA's Tegra194 Soc SMMU that is based on ARM MMU-500. Signed-off-by: Krishna Reddy --- Documentation/devicetree/bindings/iommu/arm,smmu.txt | 4 ++++ 1 file changed, 4 insertions(+) diff --git a/Documentation/devicetree/bindings/iommu/arm,smmu.txt b/Documentation/devicetree/bindings/iommu/arm,smmu.txt index 3133f3b..1d72fac 100644 --- a/Documentation/devicetree/bindings/iommu/arm,smmu.txt +++ b/Documentation/devicetree/bindings/iommu/arm,smmu.txt @@ -31,6 +31,10 @@ conditions. as below, SoC-specific compatibles: "qcom,sdm845-smmu-500", "arm,mmu-500" + NVIDIA SoCs that use more than one ARM MMU-500 together + needs following SoC-specific compatibles along with "arm,mmu-500": + "nvidia,tegra194-smmu" + - reg : Base address and size of the SMMU. - #global-interrupts : The number of global interrupts exposed by the -- 2.1.4