Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp269808ybe; Wed, 4 Sep 2019 19:44:31 -0700 (PDT) X-Google-Smtp-Source: APXvYqwH+6flCBr7/5eCDZ38BLXaMRrhUpWnLEARFMKVHFhWOw82cMoKZRTNQ33AtYbaaLwLP+Ba X-Received: by 2002:a17:902:7791:: with SMTP id o17mr1037029pll.10.1567651471485; Wed, 04 Sep 2019 19:44:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1567651471; cv=none; d=google.com; s=arc-20160816; b=1HYL258VUJLAEkNph6aWxVPTHvwn/i7v42EQvOHWzgX8kNiadlOvYAYPWMoAVQ9anF ymfpj/gUY3zcBDivladurEDmKQAZCL74jQUEWxqjYNm/tZVgtiWEwvVQ+We6oi6A/elr xyc3VhUWq5hOpis8hevTmTypJVeFLu3+n4sn6BELaxxCdyeMde758BZC6eaku93M3B7F DQW7wIpA3R4dOEyGGLc1WJkPUX3IfekssuQuSgnpFdmtX6lgmoq/MU328EqPrhaeSLUW ZXGdZtIJcu93HjRq1CyxyMbxAWy5lohz0pDlBFbYgBW0AbTYxRU8OwWcorQBkob94bsv U3UA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:cc:to:from:subject:message-id; bh=yzXZX5/UWZpOOpaWxQd0SmV/WzJXcDV2VnH6D+r4s4A=; b=1CHAVfJWAuC53rftXDV+60vQ5ycFI4EwOSnBPJHOgi60Hksg7DRRBuWw68sxuXcS/7 cBQjP7/XqDfJFQMHFkK0H3TJ0j5AfwBIcIJWFbBtJSPNbKJA+9DdNAzXROWmq9ZSRLe0 mfdxKWkWqo2BBsz7Cs3u0vjZRh2vVJcfL8KuFuaMa0h32sqNIOg2+fPDAFjJNnShvGQ/ okHr+zdH4wi37641c8LUqHpgJycc9rYHn2SsIm9VaMd9ReH6Osh8FWzDOilOIpK8OazC syLM+yR5WVy8JzJqP2aWhuaDNKxYCKyh6mnhIQS2I0TbS/l/LulLEh9RKOebwBDqBLH1 JpGQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e11si729628pfj.104.2019.09.04.19.44.15; Wed, 04 Sep 2019 19:44:31 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=mediatek.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730826AbfIEClu (ORCPT + 99 others); Wed, 4 Sep 2019 22:41:50 -0400 Received: from Mailgw01.mediatek.com ([1.203.163.78]:36641 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1730451AbfIEClu (ORCPT ); Wed, 4 Sep 2019 22:41:50 -0400 X-UUID: ee9c975d9c9f4a36948ac9b4ed035b23-20190905 X-UUID: ee9c975d9c9f4a36948ac9b4ed035b23-20190905 Received: from mtkcas34.mediatek.inc [(172.27.4.253)] by mailgw01.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 291277882; Thu, 05 Sep 2019 10:41:45 +0800 Received: from mtkcas07.mediatek.inc (172.21.101.84) by MTKMBS33DR.mediatek.inc (172.27.6.106) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Thu, 5 Sep 2019 10:41:38 +0800 Received: from [172.21.77.4] (172.21.77.4) by mtkcas07.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Thu, 5 Sep 2019 10:41:37 +0800 Message-ID: <1567651299.13330.4.camel@mtksdaap41> Subject: Re: [PATCH v6 0/7] Support dsi for mt8183 From: CK Hu To: Jitao Shi CC: Rob Herring , Pawel Moll , "Mark Rutland" , Ian Campbell , , David Airlie , Matthias Brugger , "Thierry Reding" , Ajay Kumar , "Inki Dae" , Rahul Sharma , "Sean Paul" , Vincent Palatin , "Andy Yan" , Philipp Zabel , Russell King , , , , , , , Sascha Hauer , , , , , Date: Thu, 5 Sep 2019 10:41:39 +0800 In-Reply-To: <20190811104008.53372-1-jitao.shi@mediatek.com> References: <20190811104008.53372-1-jitao.shi@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.10.4-0ubuntu2 MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-TM-AS-Product-Ver: SMEX-12.5.0.1684-8.5.1010-24890.000 X-TM-AS-Result: No-10.241600-8.000000-10 X-TMASE-MatchedRID: 6otD/cJAac2EFkjzuXHNt+LdprnA5EQRJih/yo+OvlVSAxvL+nqAnW4+ gA+i9D2DqMlm1+4tGhQfHS8wUUuW9T4Pcn5OGAtGMpVOsYwN78M0YG6kQ2QiFFSOymiJfTYXrr5 TE4GLzk06n5U+9hWy0GYwRleGHW3t0/GyN5MpGlOqNnzrkU+2mgKflB9+9kWVcJHSK1bfF9XGcw gtERMbmd99l6mYw28dfPU3ZRMebCuKiQbKW6KJeAlpVkdtt3WuOHhqIXe4IzZIyDY579vwTFYvW mlP6FyeEu6Hmd7GM5PTDbyTDLiYnVGEd5OSBmbmngIgpj8eDcC063Wh9WVqgmWCfbzydb0g2EuZ q9zngaeNo+PRbWqfRDsAVzN+Ov/sXEXPO/6fybNBoFITciebPaiz/Co2CGruef8GeKgmo5snmxJ 8YZpSdw== X-TM-AS-User-Approved-Sender: No X-TM-AS-User-Blocked-Sender: No X-TMASE-Result: 10--10.241600-8.000000 X-TMASE-Version: SMEX-12.5.0.1684-8.5.1010-24890.000 X-TM-SNTS-SMTP: 75FAA2A7B910283301DE15DCDB5DB7A8A744F4C0B4B7E434DF4A678FAB936AED2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, Jitao: For this series, applied to mediatek-drm-next-5.5 [1], and I break "[v6,2/7] drm/mediatek: fixes CMDQ reg address of mt8173 is different with mt2701" into two patches, thanks. [1] https://github.com/ckhu-mediatek/linux.git-tags/commits/mediatek-drm-next-5.5 Regards, CK On Sun, 2019-08-11 at 18:40 +0800, Jitao Shi wrote: > Change since v5: > - fine tune dphy timing. > > Change since v4: > - move mipi_dsi_host_unregiter() to .remove() > - fine tune add frame size control coding style > - change the data type of data_rate as u32, and add DIV_ROUND_UP_ULL > - use div_u64 when 8000000000ULL / dsi->data_rate. > > Changes since v3 > - add one more 'tab' for bitwise define. > - add Tested-by: Ryan Case > and Reviewed-by: CK Hu . > - remove compare da_hs_zero to da_hs_prepare. > > Changes since v2: > - change the video timing calc method > - fine the dsi and mipitx init sequence > - fine tune commit msg > > Changes since v1: > - separate frame size and reg commit control independent patches. > - fix some return values in probe > - remove DSI_CMDW0 in "CMDQ reg address of mt8173 is different with mt2701" > > Jitao Shi (7): > drm/mediatek: move mipi_dsi_host_register to probe > drm/mediatek: fixes CMDQ reg address of mt8173 is different with > mt2701 > drm/mediatek: add dsi reg commit disable control > drm/mediatek: add frame size control > drm/mediatek: add mt8183 dsi driver support > drm/mediatek: change the dsi phytiming calculate method > drm: mediatek: adjust dsi and mipi_tx probe sequence > > drivers/gpu/drm/mediatek/mtk_drm_drv.c | 2 +- > drivers/gpu/drm/mediatek/mtk_dsi.c | 224 ++++++++++++++++++------- > 2 files changed, 161 insertions(+), 65 deletions(-) >