Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp700091ybe; Thu, 5 Sep 2019 04:42:24 -0700 (PDT) X-Google-Smtp-Source: APXvYqyV++SBfDMIkr0/Qo+DCycaivmmSuMhJHlPN9ZqM55lD7Upc+DXl/zxQNBLG/6RoNelm/ik X-Received: by 2002:a62:86cf:: with SMTP id x198mr3264607pfd.234.1567683744888; Thu, 05 Sep 2019 04:42:24 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1567683744; cv=none; d=google.com; s=arc-20160816; b=cVnO5K+E4+3SKuD5MSvUM3KXjEJ/TWfaPpMC6sOSc8ZPs1hZWo1TAkNox+0+2zw7RM xxChQSzZnVQhY5W6teVH3CQ9e/aRfS2MyEagvPuQtzaSyG+W+s/RVP4vuT1P8FY2DLd6 Xl2uuHNgRNnFqkqrRz8EqNdxDaVPgJs/tnCAkOTG7Xj+9iDHTkyaDds1jqJRne+q/8Sa uysVqOE725BOazeFQzFAG66oZwS3CLJUjWnhZcX6+dYp/YS6qujECowGW8robuHhAxxc TERbANhZIeZ8qXKoTF9cWvqUOzcWrKsdiuEdZtSkgbCOh0HAoD3xpd2bq5uQ9UTLaJrX 82mA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=VhSdmLDOl2LC1oCpnkr301wNr1O3uMR8m6f/IImj0qQ=; b=lusa7eioZ4oVul0wMSAxWuPCuQiqB7pJ5VEA6PxSXdtMZq/baGyRGfA7RmpjxGDAhr LwLKo04jQgOOsaf5jJzqGfdkGGzICzYWnIxXXCFqoq7GYpDmTUEcgCBrvrPLz6y3GNBU yDOPJOwd0ZQprPctunvahC8LJWgoX10NYcqXry0/14Oy6qcdVeVbUrCP5QTk/FSTBUm0 Wu8JdeS00rn+wD0n7klOVef89Kf/+ihQvrytGcWQ2rX5uJ51qbBect+TynxazsdptTQZ Iz5LVimmLwbvREIcwwWDdAaHTAjaakn2H1TUwP3wfmxUGqxkOAvNP+rJxd1oaV+V40Q/ LWew== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 3si1686114plu.15.2019.09.05.04.42.09; Thu, 05 Sep 2019 04:42:24 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387497AbfIEJex (ORCPT + 99 others); Thu, 5 Sep 2019 05:34:53 -0400 Received: from foss.arm.com ([217.140.110.172]:40346 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731084AbfIEJew (ORCPT ); Thu, 5 Sep 2019 05:34:52 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 366941576; Thu, 5 Sep 2019 02:34:51 -0700 (PDT) Received: from e121166-lin.cambridge.arm.com (unknown [10.1.196.255]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id F0E9E3F67D; Thu, 5 Sep 2019 02:34:48 -0700 (PDT) Date: Thu, 5 Sep 2019 10:34:44 +0100 From: Lorenzo Pieralisi To: Vidya Sagar Cc: bhelgaas@google.com, robh+dt@kernel.org, thierry.reding@gmail.com, jonathanh@nvidia.com, andrew.murray@arm.com, kishon@ti.com, gustavo.pimentel@synopsys.com, digetx@gmail.com, mperttunen@nvidia.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, kthota@nvidia.com, mmaddireddy@nvidia.com, sagar.tv@gmail.com Subject: Re: [PATCH V3 0/6] PCI: tegra: Enable PCIe C5 controller of Tegra194 in p2972-0000 platform Message-ID: <20190905093444.GA16642@e121166-lin.cambridge.arm.com> References: <20190828172850.19871-1-vidyas@nvidia.com> <7751a77d-5812-49b7-0c6b-00e6740e209b@nvidia.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <7751a77d-5812-49b7-0c6b-00e6740e209b@nvidia.com> User-Agent: Mutt/1.9.4 (2018-02-28) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Sep 05, 2019 at 01:44:46PM +0530, Vidya Sagar wrote: > Hi Lorenzo / Bjorn, > Can you please review this series? > I have Reviewed-by and Acked-by from Rob, Thierry and Andrew already. Rebase it on top of my pci/tegra branch (it does not apply), resend it and I will merge it. Thanks, Lorenzo > Thanks, > Vidya Sagar > > On 8/28/2019 10:58 PM, Vidya Sagar wrote: > > This patch series enables Tegra194's C5 controller which owns x16 slot in > > p2972-0000 platform. C5 controller's PERST# and CLKREQ# are not configured as > > output and bi-directional signals by default and hence they need to be > > configured explicitly. Also, x16 slot's 3.3V and 12V supplies are controlled > > through GPIOs and hence they need to be enabled through regulator framework. > > This patch series adds required infrastructural support to address both the > > aforementioned requirements. > > Testing done on p2972-0000 platform > > - Able to enumerate devices connected to x16 slot (owned by C5 controller) > > - Enumerated device's functionality verified > > - Suspend-Resume sequence is verified with device connected to x16 slot > > > > V3: > > * Addressed some more review comments from Andrew Murray and Thierry Reding > > > > V2: > > * Changed the order of patches in the series for easy merging > > * Addressed review comments from Thierry Reding and Andrew Murray > > > > Vidya Sagar (6): > > dt-bindings: PCI: tegra: Add sideband pins configuration entries > > dt-bindings: PCI: tegra: Add PCIe slot supplies regulator entries > > PCI: tegra: Add support to configure sideband pins > > PCI: tegra: Add support to enable slot regulators > > arm64: tegra: Add configuration for PCIe C5 sideband signals > > arm64: tegra: Add PCIe slot supply information in p2972-0000 platform > > > > .../bindings/pci/nvidia,tegra194-pcie.txt | 16 ++++ > > .../arm64/boot/dts/nvidia/tegra194-p2888.dtsi | 24 +++++ > > .../boot/dts/nvidia/tegra194-p2972-0000.dts | 4 +- > > arch/arm64/boot/dts/nvidia/tegra194.dtsi | 38 +++++++- > > drivers/pci/controller/dwc/pcie-tegra194.c | 94 ++++++++++++++++++- > > 5 files changed, 172 insertions(+), 4 deletions(-) > > >