Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp4590437ybe; Mon, 9 Sep 2019 11:23:39 -0700 (PDT) X-Google-Smtp-Source: APXvYqwg/gpdesZw9E2Wky3xpjW1qi6VUZ9BC2Tqy7LurzgRpZuP2CcG4aERnvAKQnlqOoiCCOnD X-Received: by 2002:a50:bb22:: with SMTP id y31mr26531268ede.58.1568053418898; Mon, 09 Sep 2019 11:23:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568053418; cv=none; d=google.com; s=arc-20160816; b=k+PoidOvyT7khcxUHxDNJMGnVMye8ZodSCa+GcSViXU/32p56+RSWgB/vnvZqFmLoz iERWsTDPtxlLzaGOxBgLju9uN+Kek7NeN0xScwJlBOmH+mvtNgaCAfFVpEUYXY32ikZB Jf6lp4FnfbtVhDJp65t4sQLblqo6ev3SzYgZmmeSRSnUZraef9T+VGjiB/LRGP3CzId0 ftXTY4JgkSras/nEgY3g7ZO70lU7JNxZ9wXL+FkIlwzkGzf2g9ym+cU8t/QeSwbqDFB4 hQQyHp0CrO9CV05NRTfofScMUCctQ+tY0EVzghSB0oTpo26Unwf3oBM1s1i3V5WRosc5 xd0A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from; bh=ErdSyK2Im691QqIUZr+FF7PG150WemSZV6BwmS3rweI=; b=kkdpnDx6zuDmJ9ymiFKkVdqjUgda327NpeoRUNNQQeaJm106HAIl+rmTD26qoBWR9K qdJSYvwkAjPMcXMvCYYyvjgCo97qW+emc3qDIMPefk51CZzm7DdaIkEj+SdPdcn2OPbV iH/dGcctKD5J1Tjd4vn7jkaHqbACsk7F0GEtVJpgoAgi7i+Nhw++bqU6ilrdKbhlHQz0 8b/o5yfFxn/Qqg8Z2p2abuhRKeyY7+nfE5uQwTZTlY9i5HbiIotMo0gXF9zb3DmllwV3 f98KUWShpbwzdKl85RBABb7BQtPTcLI3wAkfRDTZSgm5nW4Wr0vuH3RaUDPVUoMf8G6a Wn/g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z23si8189785ejm.90.2019.09.09.11.23.15; Mon, 09 Sep 2019 11:23:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732859AbfIICZw (ORCPT + 99 others); Sun, 8 Sep 2019 22:25:52 -0400 Received: from honk.sigxcpu.org ([24.134.29.49]:34306 "EHLO honk.sigxcpu.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732804AbfIICZw (ORCPT ); Sun, 8 Sep 2019 22:25:52 -0400 Received: from localhost (localhost [127.0.0.1]) by honk.sigxcpu.org (Postfix) with ESMTP id 5CF4EFB05; Mon, 9 Sep 2019 04:25:47 +0200 (CEST) X-Virus-Scanned: Debian amavisd-new at honk.sigxcpu.org Received: from honk.sigxcpu.org ([127.0.0.1]) by localhost (honk.sigxcpu.org [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id 3AYnLjwrqyly; Mon, 9 Sep 2019 04:25:45 +0200 (CEST) Received: by bogon.sigxcpu.org (Postfix, from userid 1000) id 78E91420AF; Sun, 8 Sep 2019 19:25:42 -0700 (PDT) From: =?UTF-8?q?Guido=20G=C3=BCnther?= To: David Airlie , Daniel Vetter , Rob Herring , Mark Rutland , Shawn Guo , Sascha Hauer , Pengutronix Kernel Team , Fabio Estevam , NXP Linux Team , Andrzej Hajda , Neil Armstrong , Laurent Pinchart , Jonas Karlman , Jernej Skrabec , Lee Jones , =?UTF-8?q?Guido=20G=C3=BCnther?= , dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Robert Chiras , Sam Ravnborg , Arnd Bergmann Subject: [PATCH v5 1/2] dt-bindings: display/bridge: Add binding for NWL mipi dsi host controller Date: Sun, 8 Sep 2019 19:25:41 -0700 Message-Id: <3bef8eb6a7dd32406e31c68f39ccde3accb58222.1567995854.git.agx@sigxcpu.org> X-Mailer: git-send-email 2.23.0.rc1 In-Reply-To: References: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The Northwest Logic MIPI DSI IP core can be found in NXPs i.MX8 SoCs. Signed-off-by: Guido Günther Tested-by: Robert Chiras Reviewed-by: Rob Herring --- .../bindings/display/bridge/nwl-dsi.yaml | 176 ++++++++++++++++++ 1 file changed, 176 insertions(+) create mode 100644 Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml diff --git a/Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml b/Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml new file mode 100644 index 000000000000..31119c7885ff --- /dev/null +++ b/Documentation/devicetree/bindings/display/bridge/nwl-dsi.yaml @@ -0,0 +1,176 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/display/bridge/nwl-dsi.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Northwest Logic MIPI-DSI controller on i.MX SoCs + +maintainers: + - Guido Gúnther + - Robert Chiras + +description: | + NWL MIPI-DSI host controller found on i.MX8 platforms. This is a dsi bridge for + the SOCs NWL MIPI-DSI host controller. + +properties: + compatible: + const: fsl,imx8mq-nwl-dsi + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + '#address-cells': + const: 1 + + '#size-cells': + const: 0 + + clocks: + items: + - description: DSI core clock + - description: RX_ESC clock (used in escape mode) + - description: TX_ESC clock (used in escape mode) + - description: PHY_REF clock + + clock-names: + items: + - const: core + - const: rx_esc + - const: tx_esc + - const: phy_ref + + mux-controls: + description: + mux controller node to use for operating the input mux + + phys: + maxItems: 1 + description: + A phandle to the phy module representing the DPHY + + phy-names: + items: + - const: dphy + + power-domains: + maxItems: 1 + + resets: + items: + - description: dsi byte reset line + - description: dsi dpi reset line + - description: dsi esc reset line + - description: dsi pclk reset line + + reset-names: + items: + - const: byte + - const: dpi + - const: esc + - const: pclk + + ports: + type: object + description: + A node containing DSI input & output port nodes with endpoint + definitions as documented in + Documentation/devicetree/bindings/graph.txt. + properties: + port@0: + type: object + description: + Input port node to receive pixel data from the + display controller + + port@1: + type: object + description: + DSI output port node to the panel or the next bridge + in the chain + + '#address-cells': + const: 1 + + '#size-cells': + const: 0 + + required: + - '#address-cells' + - '#size-cells' + - port@0 + - port@1 + + additionalProperties: false + +patternProperties: + "^panel@[0-9]+$": + type: object + +required: + - '#address-cells' + - '#size-cells' + - clock-names + - clocks + - compatible + - interrupts + - mux-controls + - phy-names + - phys + - ports + - reg + - reset-names + - resets + +additionalProperties: false + +examples: + - | + + mipi_dsi: mipi_dsi@30a00000 { + #address-cells = <1>; + #size-cells = <0>; + compatible = "fsl,imx8mq-nwl-dsi"; + reg = <0x30A00000 0x300>; + clocks = <&clk 163>, <&clk 244>, <&clk 245>, <&clk 164>; + clock-names = "core", "rx_esc", "tx_esc", "phy_ref"; + interrupts = <0 34 4>; + mux-controls = <&mux 0>; + power-domains = <&pgc_mipi>; + resets = <&src 0>, <&src 1>, <&src 2>, <&src 3>; + reset-names = "byte", "dpi", "esc", "pclk"; + phys = <&dphy>; + phy-names = "dphy"; + + panel@0 { + compatible = "rocktech,jh057n00900"; + reg = <0>; + port@0 { + panel_in: endpoint { + remote-endpoint = <&mipi_dsi_out>; + }; + }; + }; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + mipi_dsi_in: endpoint { + remote-endpoint = <&lcdif_mipi_dsi>; + }; + }; + port@1 { + reg = <1>; + mipi_dsi_out: endpoint { + remote-endpoint = <&panel_in>; + }; + }; + }; + }; -- 2.23.0.rc1