Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp4844036ybe; Mon, 9 Sep 2019 15:50:23 -0700 (PDT) X-Google-Smtp-Source: APXvYqyLoQL9NDvc7W0CnTchV3dlQ2VwFdGgHlg3arGDxD6w5JIfy6hSRWEpy9lpThwmSh/MuXhp X-Received: by 2002:a50:ac03:: with SMTP id v3mr27176844edc.113.1568069423582; Mon, 09 Sep 2019 15:50:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568069423; cv=none; d=google.com; s=arc-20160816; b=ivNecQkrfpJm2dTC+QK/NgmI2EUvQZtIYkrWmGGdHndJzU8t3o4sWOEVL3yFp63w3I sxvFT2PTtE6tkxrvKnGpchht8WjcjtZ2BKoQ7JcmcKf76piDPWUmNzTt44+eu4+3Powj pk2clVETYFLbi9i6n5mMxFRNKNDtk2/5Lv0PJicQwLAnUayUaE1TW4WLh8bBUQAXIFFV 4LZrow02BjhaaicLvZenEdziHwFB42dR0bvXm+dFU+/pf3F+Q64qe8Ly5U7Tubt3e+s6 65t55QBOoEoHdC1BxiIiBlo6QEqLZmgzkqk+nr6eeT9VPcYOM6HzqxI75hF9G6F4T4cq KAoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :content-language:accept-language:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=iief5Ct42zS1ytfDk7AoG2R3N6mUPEj7Arp67zbbRxU=; b=xlDkvirshbnR7ItyqFJjy4XPU3QvwUYoIr3oAynGZYJtupSM1ZZuU8GwAG7VKUx5Gx yCopDwBiFOxqsIMVAjsvmkNkBFeTpL9LOVaxWbXxmKbfg72FGWSosiWNwbyNC0g77xib 8uTLC0vwKNcv6dLBNMjNPXOMyfShfujEqSz5ZIZ+Oel+X93sFHvHfzP9SVKN7Izgvqdt VK2OGpxwg0tU+oTaJ/hxdumj3DGNeGW5wMudJkVn2W9L9cim48dgBVWg0HR1GNJqVWmd 7ZDbELhhD5UfT1JDR5XWI5R7ymIrig126cENJxeLw5CySOdjtJj69ib3x8kgaMbh0DCB tQ8Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c22si8133733ejr.377.2019.09.09.15.49.59; Mon, 09 Sep 2019 15:50:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729056AbfIIKg3 convert rfc822-to-8bit (ORCPT + 99 others); Mon, 9 Sep 2019 06:36:29 -0400 Received: from ZXSHCAS1.zhaoxin.com ([203.148.12.81]:6752 "EHLO ZXSHCAS1.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728945AbfIIKg2 (ORCPT ); Mon, 9 Sep 2019 06:36:28 -0400 X-Greylist: delayed 902 seconds by postgrey-1.27 at vger.kernel.org; Mon, 09 Sep 2019 06:36:28 EDT Received: from zxbjmbx2.zhaoxin.com (10.29.252.164) by ZXSHCAS1.zhaoxin.com (10.28.252.161) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 9 Sep 2019 18:21:23 +0800 Received: from zxbjmbx1.zhaoxin.com (10.29.252.163) by zxbjmbx2.zhaoxin.com (10.29.252.164) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 9 Sep 2019 18:21:23 +0800 Received: from zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d]) by zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d%16]) with mapi id 15.01.1261.035; Mon, 9 Sep 2019 18:21:23 +0800 From: Tony W Wang-oc To: "tony.luck@intel.com" , "Borislav Petkov (bp@alien8.de)" , "tglx@linutronix.de" , "mingo@redhat.com" , "hpa@zytor.com" , "x86@kernel.org" , "linux-edac@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "yazen.ghannam@amd.com" , "vishal.l.verma@intel.com" , "qiuxu.zhuo@intel.com" CC: David Wang , "Cooper Yan(BJ-RD)" , "Qiyuan Wang(BJ-RD)" , "Herry Yang(BJ-RD)" Subject: [PATCH v1 3/4] x86/mce: Add Zhaoxin CMCI support Thread-Topic: [PATCH v1 3/4] x86/mce: Add Zhaoxin CMCI support Thread-Index: AdVm9rhzHHwSHU0OR4CG5KfkCNKupA== Date: Mon, 9 Sep 2019 10:21:22 +0000 Message-ID: <29e895912c2f4989937fa33d59e55dd9@zhaoxin.com> Accept-Language: en-US, zh-CN Content-Language: zh-CN X-MS-Has-Attach: X-MS-TNEF-Correlator: x-originating-ip: [10.32.64.75] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org All Zhaoxin newer CPUs support CMCI that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin CMCI in mce/core.c and mce/intel.c. Signed-off-by: Tony W Wang-oc --- arch/x86/include/asm/mce.h | 6 ++++++ arch/x86/kernel/cpu/mce/core.c | 25 +++++++++++++++++++++++++ arch/x86/kernel/cpu/mce/intel.c | 3 ++- 3 files changed, 33 insertions(+), 1 deletion(-) diff --git a/arch/x86/include/asm/mce.h b/arch/x86/include/asm/mce.h index dc2d4b2..0986a11 100644 --- a/arch/x86/include/asm/mce.h +++ b/arch/x86/include/asm/mce.h @@ -350,4 +350,10 @@ umc_normaddr_to_sysaddr(u64 norm_addr, u16 nid, u8 umc, u64 *sys_addr) { return static inline void mce_hygon_feature_init(struct cpuinfo_x86 *c) { return mce_amd_feature_init(c); } +#ifdef CONFIG_CPU_SUP_ZHAOXIN +void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c); +#else +static inline void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) { } +#endif + #endif /* _ASM_X86_MCE_H */ diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index 3f878f6..a3b07ca 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -1777,6 +1777,27 @@ static void mce_centaur_feature_init(struct cpuinfo_x86 *c) } } +void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) +{ + struct mce_bank *mce_banks = this_cpu_ptr(mce_banks_array); + + /* + * These CPUs bank8 SVAD error may be triggered unexpected when + * bringup virtual machine. it is not hardware bug. Always disable + * bank8 SVAD error by default. + */ + if ((c->x86 == 6 && c->x86_model == 0x19 && + (c->x86_stepping > 3 && c->x86_stepping < 8)) || + (c->x86 == 6 && c->x86_model == 0x1f) || + (c->x86 == 7 && c->x86_model == 0x1b)) { + if (this_cpu_read(mce_num_banks) > 8) + mce_banks[8].ctl = 0; + } + + intel_init_cmci(); + mce_adjust_timer = cmci_intel_adjust_timer; +} + static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) { switch (c->x86_vendor) { @@ -1798,6 +1819,10 @@ static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) mce_centaur_feature_init(c); break; + case X86_VENDOR_ZHAOXIN: + mce_zhaoxin_feature_init(c); + break; + default: break; } diff --git a/arch/x86/kernel/cpu/mce/intel.c b/arch/x86/kernel/cpu/mce/intel.c index eee4b12..b49cba7 100644 --- a/arch/x86/kernel/cpu/mce/intel.c +++ b/arch/x86/kernel/cpu/mce/intel.c @@ -85,7 +85,8 @@ static int cmci_supported(int *banks) * initialization is vendor keyed and this * makes sure none of the backdoors are entered otherwise. */ - if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) + if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL && + boot_cpu_data.x86_vendor != X86_VENDOR_ZHAOXIN) return 0; if (!boot_cpu_has(X86_FEATURE_APIC) || lapic_get_maxlvt() < 6) return 0; -- 2.7.4