Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp4844279ybe; Mon, 9 Sep 2019 15:50:40 -0700 (PDT) X-Google-Smtp-Source: APXvYqyvOeUhQdRab8fnt4mpxXIkopDKpsfkyT4uL47Sz3rBnIOY9wGCaxDq5r9nTDBV0u3m/Q2F X-Received: by 2002:a17:906:48c1:: with SMTP id d1mr21749452ejt.16.1568069440763; Mon, 09 Sep 2019 15:50:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568069440; cv=none; d=google.com; s=arc-20160816; b=M/zXqD1BaWPWs/2h+d5Chg1wEevX+bw/LIYDGV4xuNbZfAMRRtGC9Uvl687MknMbKd kMA5Q2EWQFXEjylFwtfS0+mVwqIbMEhOTETs/wv4wG5ajEfLZyV57WzQTQO9PcZztxWP hoSRmD6phq6hK2ZFJEMMMwnPNWlDDjf7hMub1PkYZhD3S9+uQ9Lsadsg74sIkL/RlIn3 qaKuEXHn2yQybm3x+crPMX9/OVQWILIlW8a2k/4Zj7Vxl1BalwutAU3GvieLMBEngnOg 0o6f4JTbQa8K1X2dyjPXIu1nxY1kVtZx7hjPaMAY0AjSaH11sfCJ8Zf6ecXSW9uFa1xi v4KQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :content-language:accept-language:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=vlZDy59vqy6+ld6KZnA3/+fT84DH3HEkzO3pr3clO7M=; b=ljk9S7f9FtFCDLTVoESgoUIoNWHzRjGSkPKDU564eY1W2My1HpeyTW+f2y58oyduMK X5P3weaHRYXA3hrz/wh+yZvij16B7NhToNObr9F1JAdJmFB9Oky8jkUOBVUnzZ87fu0T 8y+BZZLfOpj302CMpiZMJQaauTZau5g5Z3sHIkiofGySMPsMDlFJ4IWSaaOB9Igbz0hN Y3sCNgLG22HJpmM0RqCm0bBKaO9olWHG4hcWQs8rRFdAvYrVuwHGDuwgjbe99xbTwfAC IYVIiom9ul10BfCCgOp7AOXMMJ+wFlS5uMSB2Smzb1TUzDCddWo3/Mll71ZCvM1q0v8h BijQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g8si8589706eda.105.2019.09.09.15.50.16; Mon, 09 Sep 2019 15:50:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729460AbfIIKgj convert rfc822-to-8bit (ORCPT + 99 others); Mon, 9 Sep 2019 06:36:39 -0400 Received: from ZXSHCAS1.zhaoxin.com ([203.148.12.81]:6766 "EHLO ZXSHCAS1.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729535AbfIIKgh (ORCPT ); Mon, 9 Sep 2019 06:36:37 -0400 Received: from zxbjmbx3.zhaoxin.com (10.29.252.165) by ZXSHCAS1.zhaoxin.com (10.28.252.161) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 9 Sep 2019 18:21:33 +0800 Received: from zxbjmbx1.zhaoxin.com (10.29.252.163) by zxbjmbx3.zhaoxin.com (10.29.252.165) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 9 Sep 2019 18:21:33 +0800 Received: from zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d]) by zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d%16]) with mapi id 15.01.1261.035; Mon, 9 Sep 2019 18:21:33 +0800 From: Tony W Wang-oc To: "tony.luck@intel.com" , "Borislav Petkov (bp@alien8.de)" , "tglx@linutronix.de" , "mingo@redhat.com" , "hpa@zytor.com" , "x86@kernel.org" , "linux-edac@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "yazen.ghannam@amd.com" , "vishal.l.verma@intel.com" , "qiuxu.zhuo@intel.com" CC: David Wang , "Cooper Yan(BJ-RD)" , "Qiyuan Wang(BJ-RD)" , "Herry Yang(BJ-RD)" Subject: [PATCH v1 4/4] x86/mce: Add Zhaoxin LMCE support Thread-Topic: [PATCH v1 4/4] x86/mce: Add Zhaoxin LMCE support Thread-Index: AdVm9sekXcvxySmaQUuiHvxrjjCjsg== Date: Mon, 9 Sep 2019 10:21:32 +0000 Message-ID: <8eec2a65dd5a4957aa5d0e6600302963@zhaoxin.com> Accept-Language: en-US, zh-CN Content-Language: zh-CN X-MS-Has-Attach: X-MS-TNEF-Correlator: x-originating-ip: [10.32.64.75] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Zhaoxin newer CPUs support LMCE that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin LMCE in mce/core.c. Signed-off-by: Tony W Wang-oc --- arch/x86/include/asm/mce.h | 2 ++ arch/x86/kernel/cpu/mce/core.c | 25 +++++++++++++++++++++++-- 2 files changed, 25 insertions(+), 2 deletions(-) diff --git a/arch/x86/include/asm/mce.h b/arch/x86/include/asm/mce.h index 0986a11..01840ec 100644 --- a/arch/x86/include/asm/mce.h +++ b/arch/x86/include/asm/mce.h @@ -352,8 +352,10 @@ static inline void mce_hygon_feature_init(struct cpuinfo_x86 *c) { return mce_am #ifdef CONFIG_CPU_SUP_ZHAOXIN void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c); +void mce_zhaoxin_feature_clear(struct cpuinfo_x86 *c); #else static inline void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) { } +static inline void mce_zhaoxin_feature_clear(struct cpuinfo_x86 *c) { } #endif #endif /* _ASM_X86_MCE_H */ diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index a3b07ca..857570f 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -1129,6 +1129,17 @@ static bool __mc_check_crashing_cpu(int cpu) u64 mcgstatus; mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS); + + if (boot_cpu_data.x86_vendor == X86_VENDOR_ZHAOXIN) { + if (mcgstatus & MCG_STATUS_LMCES) { + return false; + } else { + if (mcgstatus & MCG_STATUS_RIPV) + mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); + return true; + } + } + if (mcgstatus & MCG_STATUS_RIPV) { mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); return true; @@ -1279,9 +1290,10 @@ void do_machine_check(struct pt_regs *regs, long error_code) /* * Check if this MCE is signaled to only this logical processor, - * on Intel only. + * on Intel, Zhaoxin only. */ - if (m.cpuvendor == X86_VENDOR_INTEL) + if (m.cpuvendor == X86_VENDOR_INTEL || + m.cpuvendor == X86_VENDOR_ZHAOXIN) lmce = m.mcgstatus & MCG_STATUS_LMCES; /* @@ -1795,9 +1807,15 @@ void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) } intel_init_cmci(); + intel_init_lmce(); mce_adjust_timer = cmci_intel_adjust_timer; } +void mce_zhaoxin_feature_clear(struct cpuinfo_x86 *c) +{ + intel_clear_lmce(); +} + static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) { switch (c->x86_vendor) { @@ -1834,6 +1852,9 @@ static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c) case X86_VENDOR_INTEL: mce_intel_feature_clear(c); break; + case X86_VENDOR_ZHAOXIN: + mce_zhaoxin_feature_clear(c); + break; default: break; } -- 2.7.4