Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp781938ybe; Fri, 13 Sep 2019 06:18:38 -0700 (PDT) X-Google-Smtp-Source: APXvYqxwEbED1XhtEFx/3eGx/f6BGpaIpUMoREkA3FjjLfei7LBdxRz4T2fEzKnGEQykKoB5A9AX X-Received: by 2002:a50:f045:: with SMTP id u5mr3901953edl.297.1568380718071; Fri, 13 Sep 2019 06:18:38 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568380718; cv=none; d=google.com; s=arc-20160816; b=wklj6+iBzAtaas9LWU7lfNJQvV9H/T3hFYOzD47zT9h++2aj6vsCUzWHKgZLiFu9qY oKtNb/JjyUMrTGj6vPGaVud7180jRHeHJmOyawCBWEVUNxBtw+ZxQR/cscUM0po4UTVn g5k/WsCqwnMbhX/LBJm8jf1UxeLojE17K6bZHPS80zjFZeAo6aYJy3n7cED1d1V/hZK5 c5+/U84q0RkfZ+lpXsq8goPp6ONz2+23/mJXTrjiD1zy/fH9MSuHvzDaFCH3luckBLpg sAVu8dRZYndyGDC/uQ/MywRbyO2njCWmyVJN2U8nDHOtCxtfvCpOXafx1y8aNkYn2vW0 Z3Ig== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=oV1d7ae4WYAWYmEmXc+HYs0HWxAP902oryO05RFRh1o=; b=BJgYr4JrrObKA0pvQq6r9ua2Nd5H2oAABJ6uK1V1l6QDUCuT7udeEZ8LXjPehsnugQ 2FXVEMunSEpL/cTyhPk4OxJ2T0VsipDuK74gojDcPlbsAjMCvRrKg+cqpKctz3xvPjMJ 1iCElPLk1EhEkF9/9roVcYaMHrTfoqmkxfdUE6LNaQIQ69QN1+fxUm+qhrDdj3aG3zyD zbNm7yaFQSB6OnopAA2l73B2QN8d6b6OeenlRo/M4RocytR3EMd6RC5KfhcsHOPYiKuv 8mlXnuQWH+F1G0MmqFuTKCbBXELuUe5/8lct7/y5LgQFbcgtAyk3MbnNZ6ul+u9Ewbk0 Rdkg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=r7yRjRS9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e46si16538680eda.401.2019.09.13.06.18.14; Fri, 13 Sep 2019 06:18:38 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=r7yRjRS9; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389314AbfIMNNX (ORCPT + 99 others); Fri, 13 Sep 2019 09:13:23 -0400 Received: from mail.kernel.org ([198.145.29.99]:38990 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2389306AbfIMNNT (ORCPT ); Fri, 13 Sep 2019 09:13:19 -0400 Received: from localhost (unknown [104.132.45.99]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id EBFEF208C0; Fri, 13 Sep 2019 13:13:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1568380398; bh=w5RE/Un7t/yESkZsp1fzyJSoUfIn8yUmOCtBYjovge0=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=r7yRjRS9C9708bW+CkCmzD6dLMEtkcgeTwh6SoYp7oA2yQehvsnaXVWLUzcJhDnbH XO4Oz6iMLek+PeDHTAbTfxu7flJET1z35DEfZn4EQkvSUVs+Nnr0wioJ8hMd0yHLVB ot5SE9izfS7QMvJb2+Q1OhLVhO6fWLauXDvobm6I= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Alex Deucher , Hersen Wu , Rex Zhu , Sasha Levin Subject: [PATCH 4.19 052/190] drm/amd/pp: Fix truncated clock value when set watermark Date: Fri, 13 Sep 2019 14:05:07 +0100 Message-Id: <20190913130603.941108945@linuxfoundation.org> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20190913130559.669563815@linuxfoundation.org> References: <20190913130559.669563815@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org [ Upstream commit 4d454e9ffdb1ef5a51ebc147b5389c96048db683 ] the clk value should be tranferred to MHz first and then transfer to uint16. otherwise, the clock value will be truncated. Reviewed-by: Alex Deucher Reported-by: Hersen Wu Signed-off-by: Rex Zhu Signed-off-by: Alex Deucher Cc: stable@vger.kernel.org Signed-off-by: Sasha Levin --- .../gpu/drm/amd/powerplay/hwmgr/smu_helper.c | 32 +++++++++---------- 1 file changed, 16 insertions(+), 16 deletions(-) diff --git a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c index a321c465b7dce..cede78cdf28db 100644 --- a/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c +++ b/drivers/gpu/drm/amd/powerplay/hwmgr/smu_helper.c @@ -669,20 +669,20 @@ int smu_set_watermarks_for_clocks_ranges(void *wt_table, for (i = 0; i < wm_with_clock_ranges->num_wm_dmif_sets; i++) { table->WatermarkRow[1][i].MinClock = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_min_dcfclk_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_min_dcfclk_clk_in_khz / + 1000)); table->WatermarkRow[1][i].MaxClock = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_max_dcfclk_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_max_dcfclk_clk_in_khz / + 1000)); table->WatermarkRow[1][i].MinUclk = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_min_mem_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_min_mem_clk_in_khz / + 1000)); table->WatermarkRow[1][i].MaxUclk = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_max_mem_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_max_mem_clk_in_khz / + 1000)); table->WatermarkRow[1][i].WmSetting = (uint8_t) wm_with_clock_ranges->wm_dmif_clocks_ranges[i].wm_set_id; } @@ -690,20 +690,20 @@ int smu_set_watermarks_for_clocks_ranges(void *wt_table, for (i = 0; i < wm_with_clock_ranges->num_wm_mcif_sets; i++) { table->WatermarkRow[0][i].MinClock = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_min_socclk_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_min_socclk_clk_in_khz / + 1000)); table->WatermarkRow[0][i].MaxClock = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_max_socclk_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_max_socclk_clk_in_khz / + 1000)); table->WatermarkRow[0][i].MinUclk = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_min_mem_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_min_mem_clk_in_khz / + 1000)); table->WatermarkRow[0][i].MaxUclk = cpu_to_le16((uint16_t) - (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_max_mem_clk_in_khz) / - 1000); + (wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_max_mem_clk_in_khz / + 1000)); table->WatermarkRow[0][i].WmSetting = (uint8_t) wm_with_clock_ranges->wm_mcif_clocks_ranges[i].wm_set_id; } -- 2.20.1