Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp3970062ybe; Mon, 16 Sep 2019 04:39:05 -0700 (PDT) X-Google-Smtp-Source: APXvYqzb3LpQZa2YsPlKzzHV7wiVRyZeMKGHN9ufoMgJ4OBpZsP5Az4tIJTp38P5qohm2uy/PmHU X-Received: by 2002:a17:906:4a58:: with SMTP id a24mr836303ejv.142.1568633944971; Mon, 16 Sep 2019 04:39:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568633944; cv=none; d=google.com; s=arc-20160816; b=KaSPeWABZXKL7DemPj9nXlRjms+hX7+pYnP6qEFFs7zjlZ0G+SAEPQueNrq51ygBUo 3GDIoARgfJbQf1cio9J0TeiH4/T61NaeRMRDZjoVELPFDQljG+w9Cbed2s18X8scvpQN tDQ737bH4C6XBVLvYqCHLNYjmUyXNCKtZmwYSWo993GIvaJoFXgaYUbDRDbl4K1qVFU9 UZs0PFxwm3EYc5GF+vUSeyWVliPpujC7PgdAmV9ZXsa1ljQzP+ga+IJ8B0Aqf9avZsXH gkGvrZ0aLPC63rcoJ0eJdSYrv63vRCW7xsZCARUFhupOQ81aTkswPN4dT+3E+WGDsqAx dOXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :content-language:accept-language:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=+5uiYH8U0R3pL+v4+Cd8jw0sYaDd+vLVOoq1j+XYqsc=; b=FngALrVjvzwVolCjcA0wyJYMhd/vMVdn//87Xsdo3Lq/rCax5FWckxMt8ZAsmjlugM UMPXxlWur4ta4B75vPOgTlCTiFsPKOri1rG/G5WBJtZchLurhnf5oPJaTbM/gRnwx26M Ai3f98gFESjR1NzcdIOKh2H2EbNTtJSWZetvDXkdbV0LXOkxyeEn9mDgyOrDNMsONplM cgLgFTqgatgTXE2DHNKvvIpbzl4EhG1m23xZ7gjiJaOhoWomLunAbw3Q1LA3RyJew+aO KZUiMzdR4x7ALTSKc0iR9KsbmpXaRidMtJzD+kIF2LlL3xCh16omO4R0Md6nh/Q3trFH n2Ag== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o56si22890686edc.349.2019.09.16.04.38.41; Mon, 16 Sep 2019 04:39:04 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732306AbfIPLgL convert rfc822-to-8bit (ORCPT + 99 others); Mon, 16 Sep 2019 07:36:11 -0400 Received: from ZXSHCAS1.zhaoxin.com ([203.148.12.81]:30568 "EHLO ZXSHCAS1.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1731567AbfIPLgL (ORCPT ); Mon, 16 Sep 2019 07:36:11 -0400 Received: from zxbjmbx3.zhaoxin.com (10.29.252.165) by ZXSHCAS1.zhaoxin.com (10.28.252.161) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:36:09 +0800 Received: from zxbjmbx1.zhaoxin.com (10.29.252.163) by zxbjmbx3.zhaoxin.com (10.29.252.165) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:36:08 +0800 Received: from zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d]) by zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d%16]) with mapi id 15.01.1261.035; Mon, 16 Sep 2019 19:36:08 +0800 From: Tony W Wang-oc To: "tony.luck@intel.com" , "Borislav Petkov (bp@alien8.de)" , "tglx@linutronix.de" , "mingo@redhat.com" , "hpa@zytor.com" , "x86@kernel.org" , "linux-edac@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "yazen.ghannam@amd.com" , "vishal.l.verma@intel.com" , "qiuxu.zhuo@intel.com" CC: David Wang , "Cooper Yan(BJ-RD)" , "Qiyuan Wang(BJ-RD)" , "Herry Yang(BJ-RD)" Subject: [PATCH v3 1/4] x86/mce: Add Zhaoxin MCE support Thread-Topic: [PATCH v3 1/4] x86/mce: Add Zhaoxin MCE support Thread-Index: AdVsgZ9UPwR7QKdtRlW4qXXe20fCvg== Date: Mon, 16 Sep 2019 11:36:08 +0000 Message-ID: <8f8f409d76fb4216b0409a45bbf24f9c@zhaoxin.com> Accept-Language: en-US, zh-CN Content-Language: zh-CN X-MS-Has-Attach: X-MS-TNEF-Correlator: x-originating-ip: [10.32.64.75] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org All Zhaoxin newer CPUs support MCE that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin MCE in mce/core.c. Signed-off-by: Tony W Wang-oc --- arch/x86/kernel/cpu/mce/core.c | 38 ++++++++++++++++++++++++++++---------- 1 file changed, 28 insertions(+), 10 deletions(-) diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index 743370e..7bcd8c1 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -488,8 +488,9 @@ int mce_usable_address(struct mce *m) if (!(m->status & MCI_STATUS_ADDRV)) return 0; - /* Checks after this one are Intel-specific: */ - if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) + /* Checks after this one are Intel/Zhaoxin-specific: */ + if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL && + boot_cpu_data.x86_vendor != X86_VENDOR_ZHAOXIN) return 1; if (!(m->status & MCI_STATUS_MISCV)) @@ -507,10 +508,13 @@ EXPORT_SYMBOL_GPL(mce_usable_address); bool mce_is_memory_error(struct mce *m) { - if (m->cpuvendor == X86_VENDOR_AMD || - m->cpuvendor == X86_VENDOR_HYGON) { + switch (m->cpuvendor) { + case X86_VENDOR_AMD: + case X86_VENDOR_HYGON: return amd_mce_is_memory_error(m); - } else if (m->cpuvendor == X86_VENDOR_INTEL) { + + case X86_VENDOR_INTEL: + case X86_VENDOR_ZHAOXIN: /* * Intel SDM Volume 3B - 15.9.2 Compound Error Codes * @@ -527,9 +531,10 @@ bool mce_is_memory_error(struct mce *m) return (m->status & 0xef80) == BIT(7) || (m->status & 0xef00) == BIT(8) || (m->status & 0xeffc) == 0xc; - } - return false; + default: + return false; + } } EXPORT_SYMBOL_GPL(mce_is_memory_error); @@ -1697,6 +1702,18 @@ static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c) if (c->x86 == 6 && c->x86_model == 45) quirk_no_way_out = quirk_sandybridge_ifu; } + + if (c->x86_vendor == X86_VENDOR_ZHAOXIN) { + /* + * All newer Zhaoxin CPUs support MCE broadcasting. Enable + * synchronization with a one second timeout. + */ + if (c->x86 > 6 || (c->x86_model == 0x19 || c->x86_model == 0x1f)) { + if (cfg->monarch_timeout < 0) + cfg->monarch_timeout = USEC_PER_SEC; + } + } + if (cfg->monarch_timeout < 0) cfg->monarch_timeout = 0; if (cfg->bootlog != 0) @@ -2014,15 +2031,16 @@ static void mce_disable_error_reporting(void) static void vendor_disable_error_reporting(void) { /* - * Don't clear on Intel or AMD or Hygon CPUs. Some of these MSRs - * are socket-wide. + * Don't clear on Intel or AMD or Hygon or Zhaoxin CPUs. Some of these + * MSRs are socket-wide. * Disabling them for just a single offlined CPU is bad, since it will * inhibit reporting for all shared resources on the socket like the * last level cache (LLC), the integrated memory controller (iMC), etc. */ if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL || boot_cpu_data.x86_vendor == X86_VENDOR_HYGON || - boot_cpu_data.x86_vendor == X86_VENDOR_AMD) + boot_cpu_data.x86_vendor == X86_VENDOR_AMD || + boot_cpu_data.x86_vendor == X86_VENDOR_ZHAOXIN) return; mce_disable_error_reporting(); -- 2.7.4