Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp3972649ybe; Mon, 16 Sep 2019 04:42:01 -0700 (PDT) X-Google-Smtp-Source: APXvYqzl9h227769FY5K/esMD54NDnEb0BGum1hRjPIbLTsDUWpxgM+72IRC4frEAVDe3Sc7Ruhu X-Received: by 2002:aa7:c415:: with SMTP id j21mr53713461edq.282.1568634121694; Mon, 16 Sep 2019 04:42:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568634121; cv=none; d=google.com; s=arc-20160816; b=BVt9cUdG4PeNAbmKRGQwY8AwUKhLGO7hPcKpncDc1keUvn/Bb9zRlSrsfDoqLyRg+4 yMx1IopVT1lpFThjkmgM5R13T0Z8axikRjiV52bjHCmScOyugDI6hv+Lid/RjU+dgnTn JgIE+haO34pyOHu0eVoh3MG6sbtUYm2Imz3zmzh3zrXiPuj6MFtCw1hseK9TcLQ6uF/m u2UJdeHFmSO/mJAwOvuULNYEkvN3vErxFPvcX0tdDBbt1VCSiA/TSORjw2S1+CBF8h7N 1OD5/lq0hqjHa112hq+PYGTcb65P4TxKZeUdXkbamWEJG3XLzsXD/aAh5sx3FbusVcfs /5vg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :content-language:accept-language:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=B+j7eMNd882CnDMq1c0SjLpowo/eh8LfmblYfqRPDjo=; b=lznoH1NulEGHCC6wl1LzAhI7sCknmDaHeaaBe2Rx7S3ZxLLnokYQy0YrfzsqZnQJIa suS0EQHKghOQKbPZGlU09zUpnRYzYTxwTbDTF/YqwwuSJT0vflFQSs/7W4rArqzgHCJi v5z0OHFRhowD9JN8HPO3evI5K6chyocAtompNkicZequ5rACiOpE8lZeC1VH5oiAKic7 JtVYMOof8DYUeVUpsYojLrE5wcAYGmAdjEfltwTCA8J2tuS/pfkh5fE/ZhGj6X8C21tw MY3mtGpaxTCzOCc2If7Keiu2Squf4Y+EcJT0IgfvptbTpO3VDV+bqtPgJrb1cuK2B9Mi P4mQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f35si23521065eda.415.2019.09.16.04.41.37; Mon, 16 Sep 2019 04:42:01 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732267AbfIPLgw convert rfc822-to-8bit (ORCPT + 99 others); Mon, 16 Sep 2019 07:36:52 -0400 Received: from ZXSHCAS2.zhaoxin.com ([203.148.12.82]:23515 "EHLO ZXSHCAS2.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729535AbfIPLgw (ORCPT ); Mon, 16 Sep 2019 07:36:52 -0400 Received: from zxbjmbx2.zhaoxin.com (10.29.252.164) by ZXSHCAS2.zhaoxin.com (10.28.252.162) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:36:50 +0800 Received: from zxbjmbx1.zhaoxin.com (10.29.252.163) by zxbjmbx2.zhaoxin.com (10.29.252.164) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:36:49 +0800 Received: from zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d]) by zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d%16]) with mapi id 15.01.1261.035; Mon, 16 Sep 2019 19:36:49 +0800 From: Tony W Wang-oc To: "tony.luck@intel.com" , "Borislav Petkov (bp@alien8.de)" , "tglx@linutronix.de" , "mingo@redhat.com" , "hpa@zytor.com" , "x86@kernel.org" , "linux-edac@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "yazen.ghannam@amd.com" , "vishal.l.verma@intel.com" , "qiuxu.zhuo@intel.com" CC: David Wang , "Cooper Yan(BJ-RD)" , "Qiyuan Wang(BJ-RD)" , "Herry Yang(BJ-RD)" Subject: [PATCH v3 3/4] x86/mce: Add Zhaoxin CMCI support Thread-Topic: [PATCH v3 3/4] x86/mce: Add Zhaoxin CMCI support Thread-Index: AdVsgcsB5k4nXJqUR7WnEmO+O6tKsw== Date: Mon, 16 Sep 2019 11:36:49 +0000 Message-ID: Accept-Language: en-US, zh-CN Content-Language: zh-CN X-MS-Has-Attach: X-MS-TNEF-Correlator: x-originating-ip: [10.32.64.75] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org All Zhaoxin newer CPUs support CMCI that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin CMCI in mce/core.c and mce/intel.c. Signed-off-by: Tony W Wang-oc --- arch/x86/kernel/cpu/mce/core.c | 25 +++++++++++++++++++++++++ arch/x86/kernel/cpu/mce/intel.c | 5 ++++- 2 files changed, 29 insertions(+), 1 deletion(-) diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index 7bcd8c1..65c5a1f 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -1777,6 +1777,27 @@ static void mce_centaur_feature_init(struct cpuinfo_x86 *c) } } +static void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) +{ + struct mce_bank *mce_banks = this_cpu_ptr(mce_banks_array); + + /* + * These CPUs have MCA bank 8, that only has one error called SVAD + * (System View Address Decoder) which be controlled by IA32_MC8.CTL.0 + * If enabled, the prefetch on these CPUs will cause SVAD machine + * check exception when virtual machine startup and cause system + * panic. Always disable bank 8 SVAD error by default. + */ + if ((c->x86 == 7 && c->x86_model == 0x1b) || + (c->x86_model == 0x19 || c->x86_model == 0x1f)) { + if (this_cpu_read(mce_num_banks) > 8) + mce_banks[8].ctl = 0; + } + + intel_init_cmci(); + mce_adjust_timer = cmci_intel_adjust_timer; +} + static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) { switch (c->x86_vendor) { @@ -1798,6 +1819,10 @@ static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) mce_centaur_feature_init(c); break; + case X86_VENDOR_ZHAOXIN: + mce_zhaoxin_feature_init(c); + break; + default: break; } diff --git a/arch/x86/kernel/cpu/mce/intel.c b/arch/x86/kernel/cpu/mce/intel.c index 70799a5..87c473f 100644 --- a/arch/x86/kernel/cpu/mce/intel.c +++ b/arch/x86/kernel/cpu/mce/intel.c @@ -84,9 +84,12 @@ static int cmci_supported(int *banks) * Vendor check is not strictly needed, but the initial * initialization is vendor keyed and this * makes sure none of the backdoors are entered otherwise. + * Checks the vendor are Intel/Zhaoxin-specific: */ - if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL) + if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL && + boot_cpu_data.x86_vendor != X86_VENDOR_ZHAOXIN) return 0; + if (!boot_cpu_has(X86_FEATURE_APIC) || lapic_get_maxlvt() < 6) return 0; rdmsrl(MSR_IA32_MCG_CAP, cap); -- 2.7.4