Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp3973349ybe; Mon, 16 Sep 2019 04:42:40 -0700 (PDT) X-Google-Smtp-Source: APXvYqwrARaX+5Sv4teAtFr6j30lWRb8j/fEFyXJ3W/16HU5nkGO2SoijiapGsEFoVVMos+RM4q6 X-Received: by 2002:a05:6402:65a:: with SMTP id u26mr6030988edx.86.1568634160883; Mon, 16 Sep 2019 04:42:40 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568634160; cv=none; d=google.com; s=arc-20160816; b=AcA2h6i87yxD+yvz7i0XkBxylMfP21euXxFYSxckMnxBQBYuqwJGrOhxc+Y9+RNQAw cErxTvgOMjcp54joKniwAYCS6H9JBAYhSEY9XIXOvRacwncuemqkSY/XoPdOhIawhVCW py1kTaWVwWHF0v/E5balkKlPgkdF8UIsiuLXNZxZF9/rODXt89QQOGVk50qjArmh9QqR odn9k6UDdYCHmFHQYtBvL1YKX5ybI2A3EJShLSsPuibkaq5yVkI09ve7bQq0sQTjI2Xo 1jcU5URTBIHwRvMScdDfb/3rV4Ii0RyBpnqRzTTuFwa7mdDCtnHY9su6q83nMArKyzYh Trrw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :content-language:accept-language:message-id:date:thread-index :thread-topic:subject:cc:to:from; bh=5DiXwwVw28Ut3wXRP4THZjTNGB2siWGCE+gxXlsNd38=; b=q1IsdSt22qBTKbzZFgldnHduUEu33qhpwXGeNt7GZvHFQSWyIDk98EY1IQPNJeXAAA CPYf1oZ6SNWV1L7J++ctpVQ1rCNr+PR/a1aWQPoZg9QtmBxfGrT1oXr1orIbLk3aoYMO RBBRsrDjHy2TzGtj4KyT0SJDL4BLofDZbPLxKWN0nMwA7VLR5/zDIYvyVS2GigrJ0UQs 5blgb1FDgbIXP6lgW4H66mMslETWyMoXDbbN+LEkf+BPv+Cp0eN88cujW8oALzUypxzZ 9Hg4I+wOv6rGKugKCda5dyp2d8A46msEjBT7Y98jeSnGlIUVxfFKIE94ylSb4ZvhdmGX 5jEw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y2si14752788ejo.82.2019.09.16.04.42.17; Mon, 16 Sep 2019 04:42:40 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732109AbfIPLhV convert rfc822-to-8bit (ORCPT + 99 others); Mon, 16 Sep 2019 07:37:21 -0400 Received: from ZXSHCAS1.zhaoxin.com ([203.148.12.81]:30671 "EHLO ZXSHCAS1.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729535AbfIPLhV (ORCPT ); Mon, 16 Sep 2019 07:37:21 -0400 Received: from zxbjmbx3.zhaoxin.com (10.29.252.165) by ZXSHCAS1.zhaoxin.com (10.28.252.161) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:37:19 +0800 Received: from zxbjmbx1.zhaoxin.com (10.29.252.163) by zxbjmbx3.zhaoxin.com (10.29.252.165) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Mon, 16 Sep 2019 19:37:18 +0800 Received: from zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d]) by zxbjmbx1.zhaoxin.com ([fe80::b41a:737:a784:b70d%16]) with mapi id 15.01.1261.035; Mon, 16 Sep 2019 19:37:18 +0800 From: Tony W Wang-oc To: "tony.luck@intel.com" , "Borislav Petkov (bp@alien8.de)" , "tglx@linutronix.de" , "mingo@redhat.com" , "hpa@zytor.com" , "x86@kernel.org" , "linux-edac@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "yazen.ghannam@amd.com" , "vishal.l.verma@intel.com" , "qiuxu.zhuo@intel.com" CC: David Wang , "Cooper Yan(BJ-RD)" , "Qiyuan Wang(BJ-RD)" , "Herry Yang(BJ-RD)" Subject: [PATCH v3 4/4] x86/mce: Add Zhaoxin LMCE support Thread-Topic: [PATCH v3 4/4] x86/mce: Add Zhaoxin LMCE support Thread-Index: AdVsgd4Hx9qLS1ujSl6gPpVD7JUbTw== Date: Mon, 16 Sep 2019 11:37:18 +0000 Message-ID: Accept-Language: en-US, zh-CN Content-Language: zh-CN X-MS-Has-Attach: X-MS-TNEF-Correlator: x-originating-ip: [10.32.64.75] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Zhaoxin newer CPUs support LMCE that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin LMCE in mce/core.c. Signed-off-by: Tony W Wang-oc --- arch/x86/kernel/cpu/mce/core.c | 35 +++++++++++++++++++++++++++++++++-- 1 file changed, 33 insertions(+), 2 deletions(-) diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index 65c5a1f..acdd76b 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -1132,6 +1132,27 @@ static bool __mc_check_crashing_cpu(int cpu) u64 mcgstatus; mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS); + + if (boot_cpu_data.x86_vendor == X86_VENDOR_ZHAOXIN) { + if (mcgstatus & MCG_STATUS_LMCES) + return false; + + if (!(mcgstatus & MCG_STATUS_LMCES)) { + /* + * Clear the MCG_STATUS_RIPV valid status + * bit so that a second MCE won't cause a + * shutdown. + */ + if (mcgstatus & MCG_STATUS_RIPV) + mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); + /* + * On this CPU, skip synchronize regardless + * of MCG_STATUS_RIPV status. + */ + return true; + } + } + if (mcgstatus & MCG_STATUS_RIPV) { mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); return true; @@ -1282,9 +1303,10 @@ void do_machine_check(struct pt_regs *regs, long error_code) /* * Check if this MCE is signaled to only this logical processor, - * on Intel only. + * on Intel, Zhaoxin only. */ - if (m.cpuvendor == X86_VENDOR_INTEL) + if (m.cpuvendor == X86_VENDOR_INTEL || + m.cpuvendor == X86_VENDOR_ZHAOXIN) lmce = m.mcgstatus & MCG_STATUS_LMCES; /* @@ -1795,9 +1817,15 @@ static void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) } intel_init_cmci(); + intel_init_lmce(); mce_adjust_timer = cmci_intel_adjust_timer; } +static void mce_zhaoxin_feature_clear(struct cpuinfo_x86 *c) +{ + intel_clear_lmce(); +} + static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) { switch (c->x86_vendor) { @@ -1834,6 +1862,9 @@ static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c) case X86_VENDOR_INTEL: mce_intel_feature_clear(c); break; + case X86_VENDOR_ZHAOXIN: + mce_zhaoxin_feature_clear(c); + break; default: break; } -- 2.7.4