Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp6230821ybe; Tue, 17 Sep 2019 23:25:52 -0700 (PDT) X-Google-Smtp-Source: APXvYqxjAHEycADMBSQb9bd4YPF6nrDH5we4eWQp8UBp7BHwh72dYnVIj/ePKboO6ILA7jQdUoOb X-Received: by 2002:a17:906:35c2:: with SMTP id p2mr7856434ejb.241.1568787952441; Tue, 17 Sep 2019 23:25:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568787952; cv=none; d=google.com; s=arc-20160816; b=tDdd883SnIUrJvuvMmZeo+z9HUnj9xLyszgdxsOa+vip3ydLJGugQot8yFsLNiLPp2 Qwlb2wsXJuDnAfcGwjxWAg6O7hH6rk6sSIVdymHQfSCT8B0Gdl1TM3oxHEKmlsqgQkwl FD7e4glxlR4rO2A6VgvvKetTSz5HasB+DwzP87MoYZ7CVUc6uNtBXzLlJBQJVKjBqkSJ zpPFcdQIkxG2Pdhr7h8+9hPdiznxImfQ0GU6Opa/DVoN8CCYJSvYTT73W8OnAdIpmlqC Da6poxpP7rD/jb0EeRLrP3r/ozSqU/UH4/KPa17GvxeQ06anVOhVFSbUWeLZv4Snh76z zY+Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=lO18Zqoz+flOtSfUNJWmlb+R5vqLhSZbgPV1a+Np9v0=; b=LMBhRV984FNLWU3BHr7pFbOY4av7VpHfUcuHazCNYFyLYRwrtmGp1NOtZqyLLOfveK gtAlHlPNH/gdZ3V9K41oe5LZGDZBwtrjEuhzpSwhEKYSvyAf92RTd32tC+yx1//Fllr6 ZRm4EbcOfKBoqd6XNiRcbnxTOBRbMSZLn69b+PxKgUXRsNs2EiA8Y+WlHOl9+5oBd58b bETDusTK247Y+E3++4qJ57H4RNREI1hDXPo8vTEbw1TLOIjmc1ziIcqeuj1Ui62NrIBA pUmJRpg7rEt8/XJukULBr1HfqY6r5bTL5KS4J/OQoV7e6P9QmrGhBbmolls6hXeQlyMH qumA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id ci21si2297056ejb.320.2019.09.17.23.25.29; Tue, 17 Sep 2019 23:25:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727325AbfIRGTt (ORCPT + 99 others); Wed, 18 Sep 2019 02:19:49 -0400 Received: from ZXSHCAS2.zhaoxin.com ([203.148.12.82]:39983 "EHLO ZXSHCAS2.zhaoxin.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727179AbfIRGTq (ORCPT ); Wed, 18 Sep 2019 02:19:46 -0400 Received: from zxbjmbx2.zhaoxin.com (10.29.252.164) by ZXSHCAS2.zhaoxin.com (10.28.252.162) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Wed, 18 Sep 2019 14:19:43 +0800 Received: from tony-HX002EA.zhaoxin.com (10.32.64.46) by zxbjmbx2.zhaoxin.com (10.29.252.164) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1261.35; Wed, 18 Sep 2019 14:19:41 +0800 From: Tony W Wang-oc To: , , , , , , , , , , CC: , , , Subject: [PATCH v4 4/4] x86/mce: Add Zhaoxin LMCE support Date: Wed, 18 Sep 2019 14:19:33 +0800 Message-ID: <1568787573-1297-5-git-send-email-TonyWWang-oc@zhaoxin.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1568787573-1297-4-git-send-email-TonyWWang-oc@zhaoxin.com> References: <1568787573-1297-1-git-send-email-TonyWWang-oc@zhaoxin.com> <1568787573-1297-2-git-send-email-TonyWWang-oc@zhaoxin.com> <1568787573-1297-3-git-send-email-TonyWWang-oc@zhaoxin.com> <1568787573-1297-4-git-send-email-TonyWWang-oc@zhaoxin.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.32.64.46] X-ClientProxiedBy: zxbjmbx1.zhaoxin.com (10.29.252.163) To zxbjmbx2.zhaoxin.com (10.29.252.164) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Zhaoxin newer CPUs support LMCE that compatible with Intel's "Machine-Check Architecture", so add support for Zhaoxin LMCE in mce/core.c. Signed-off-by: Tony W Wang-oc --- arch/x86/kernel/cpu/mce/core.c | 20 ++++++++++++++++++-- 1 file changed, 18 insertions(+), 2 deletions(-) diff --git a/arch/x86/kernel/cpu/mce/core.c b/arch/x86/kernel/cpu/mce/core.c index 65c5a1f..88a9622 100644 --- a/arch/x86/kernel/cpu/mce/core.c +++ b/arch/x86/kernel/cpu/mce/core.c @@ -1132,6 +1132,12 @@ static bool __mc_check_crashing_cpu(int cpu) u64 mcgstatus; mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS); + + if (boot_cpu_data.x86_vendor == X86_VENDOR_ZHAOXIN) { + if (mcgstatus & MCG_STATUS_LMCES) + return false; + } + if (mcgstatus & MCG_STATUS_RIPV) { mce_wrmsrl(MSR_IA32_MCG_STATUS, 0); return true; @@ -1282,9 +1288,10 @@ void do_machine_check(struct pt_regs *regs, long error_code) /* * Check if this MCE is signaled to only this logical processor, - * on Intel only. + * on Intel, Zhaoxin only. */ - if (m.cpuvendor == X86_VENDOR_INTEL) + if (m.cpuvendor == X86_VENDOR_INTEL || + m.cpuvendor == X86_VENDOR_ZHAOXIN) lmce = m.mcgstatus & MCG_STATUS_LMCES; /* @@ -1795,9 +1802,15 @@ static void mce_zhaoxin_feature_init(struct cpuinfo_x86 *c) } intel_init_cmci(); + intel_init_lmce(); mce_adjust_timer = cmci_intel_adjust_timer; } +static void mce_zhaoxin_feature_clear(struct cpuinfo_x86 *c) +{ + intel_clear_lmce(); +} + static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c) { switch (c->x86_vendor) { @@ -1834,6 +1847,9 @@ static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c) case X86_VENDOR_INTEL: mce_intel_feature_clear(c); break; + case X86_VENDOR_ZHAOXIN: + mce_zhaoxin_feature_clear(c); + break; default: break; } -- 2.7.4