Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp6623743ybe; Wed, 18 Sep 2019 06:34:32 -0700 (PDT) X-Google-Smtp-Source: APXvYqykh2Hw3FCI7vPUJwXVaj5V5LWLP2TgsFtvEHnWloiLhqD307BqPbId0zqzHIeHNcse5vQw X-Received: by 2002:a50:ac03:: with SMTP id v3mr10414716edc.113.1568813672799; Wed, 18 Sep 2019 06:34:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568813672; cv=none; d=google.com; s=arc-20160816; b=GhTJQLAhbDj7Ae/4cv5Ng0Ipr7C2LDovjClbkcOayltSViuRh39S1SNs6JJ1AsmYo9 jylufZN4ocSjt+roK1loWrJ+6B5UeVg/7KKS+NkGyNEul91inw6StMjEC9RXQrGIEm0d bj1kUu0WKs2iQDblFqR3WlGW3VkHIN/pJLzGJMHrfWRP6aJilunzpURzLLuLMecZksJw mAqi1+yzuxh2Fql9M3owS/FczOqGnYl4US4Be3yLjoXpyANQxphPySXjuWowJFt3pzTz jaxTk3XaZ90sXjUjpwlDuXzuK38Io8YFKk7CVdtxPymvzY/crlMOihp+bg0AneC6FA9f 7FSA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=/aW7KRvUzFn9RwYyE6Oh7PiY5nCr5Tw9waYc5VN7Iao=; b=mmjb1LNJcph3mOwFds4Cr9sgUaslVcEhwsrFYPF4iCXKYewxDc6mcRYz2btwkuOypt ntr+Br7qdq6bsXNmX8RS3PJIec+p4586JIMhGn8/WawNSpN9SRPp5m2Wwo4pF/6WT80N EyL6SZEE0tDU4sUFctyArQ5bCjLLHku4QJLFAZfTglkgLrRwmkqYCHWvdnUuxCzPDv4I 8ZBpC37XX+/SKM7tMk/72F0moqcZwul5bhM5+5WV7iswuQQO+ml/dldYjCgu/cHMBGDQ 9Iee3Iiv9QPACYxOg9Nzmeat5Zyl+dre0PZowfKB6xwz5sdkmUoMGgB1hHneBakTGfXx 5w/Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j14si3079938edt.298.2019.09.18.06.34.09; Wed, 18 Sep 2019 06:34:32 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728863AbfIRM1i (ORCPT + 99 others); Wed, 18 Sep 2019 08:27:38 -0400 Received: from mail-sz.amlogic.com ([211.162.65.117]:56694 "EHLO mail-sz.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726359AbfIRM1g (ORCPT ); Wed, 18 Sep 2019 08:27:36 -0400 X-Greylist: delayed 903 seconds by postgrey-1.27 at vger.kernel.org; Wed, 18 Sep 2019 08:27:32 EDT Received: from droid12-sz.software.amlogic (10.28.8.22) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server id 15.1.1591.10; Wed, 18 Sep 2019 20:13:26 +0800 From: Xingyu Chen To: Philipp Zabel , Kevin Hilman CC: Rob Herring , Jerome Brunet , Neil Armstrong , Hanjie Lin , Xingyu Chen , Jianxin Pan , , , , Subject: [PATCH 2/3] dt-bindings: reset: add bindings for the Meson-A1 SoC Reset Controller Date: Wed, 18 Sep 2019 20:12:26 +0800 Message-ID: <1568808746-1153-3-git-send-email-xingyu.chen@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1568808746-1153-1-git-send-email-xingyu.chen@amlogic.com> References: <1568808746-1153-1-git-send-email-xingyu.chen@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.28.8.22] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add DT bindings for the Meson-A1 SoC Reset Controller include file, and also slightly update documentation. Signed-off-by: Xingyu Chen Signed-off-by: Jianxin Pan --- .../bindings/reset/amlogic,meson-reset.txt | 4 +- include/dt-bindings/reset/amlogic,meson-a1-reset.h | 59 ++++++++++++++++++++++ 2 files changed, 61 insertions(+), 2 deletions(-) create mode 100644 include/dt-bindings/reset/amlogic,meson-a1-reset.h diff --git a/Documentation/devicetree/bindings/reset/amlogic,meson-reset.txt b/Documentation/devicetree/bindings/reset/amlogic,meson-reset.txt index 28ef6c2..011151a 100644 --- a/Documentation/devicetree/bindings/reset/amlogic,meson-reset.txt +++ b/Documentation/devicetree/bindings/reset/amlogic,meson-reset.txt @@ -5,8 +5,8 @@ Please also refer to reset.txt in this directory for common reset controller binding usage. Required properties: -- compatible: Should be "amlogic,meson8b-reset", "amlogic,meson-gxbb-reset" or - "amlogic,meson-axg-reset". +- compatible: Should be "amlogic,meson8b-reset", "amlogic,meson-gxbb-reset", + "amlogic,meson-axg-reset" or "amlogic,meson-a1-reset". - reg: should contain the register address base - #reset-cells: 1, see below diff --git a/include/dt-bindings/reset/amlogic,meson-a1-reset.h b/include/dt-bindings/reset/amlogic,meson-a1-reset.h new file mode 100644 index 00000000..8d76a47 --- /dev/null +++ b/include/dt-bindings/reset/amlogic,meson-a1-reset.h @@ -0,0 +1,59 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) + * + * Copyright (c) 2019 Amlogic, Inc. All rights reserved. + * Author: Xingyu Chen + * + */ + +#ifndef _DT_BINDINGS_AMLOGIC_MESON_A1_RESET_H +#define _DT_BINDINGS_AMLOGIC_MESON_A1_RESET_H + +/* RESET0 */ +#define RESET_AM2AXI_VAD 1 +#define RESET_PSRAM 4 +#define RESET_PAD_CTRL 5 +#define RESET_TEMP_SENSOR 7 +#define RESET_AM2AXI_DEV 8 +#define RESET_SPICC_A 10 +#define RESET_MSR_CLK 11 +#define RESET_AUDIO 12 +#define RESET_ANALOG_CTRL 13 +#define RESET_SAR_ADC 14 +#define RESET_AUDIO_VAD 15 +#define RESET_CEC 16 +#define RESET_PWM_EF 17 +#define RESET_PWM_CD 18 +#define RESET_PWM_AB 19 +#define RESET_IR_CTRL 21 +#define RESET_I2C_S_A 22 +#define RESET_I2C_M_D 24 +#define RESET_I2C_M_C 25 +#define RESET_I2C_M_B 26 +#define RESET_I2C_M_A 27 +#define RESET_I2C_PROD_AHB 28 +#define RESET_I2C_PROD 29 + +/* RESET1 */ +#define RESET_ACODEC 32 +#define RESET_DMA 33 +#define RESET_SD_EMMC_A 34 +#define RESET_USBCTRL 36 +#define RESET_USBPHY 38 +#define RESET_RSA 42 +#define RESET_DMC 43 +#define RESET_IRQ_CTRL 45 +#define RESET_NIC_VAD 47 +#define RESET_NIC_AXI 48 +#define RESET_RAMA 49 +#define RESET_RAMB 50 +#define RESET_ROM 53 +#define RESET_SPIFC 54 +#define RESET_GIC 55 +#define RESET_UART_C 56 +#define RESET_UART_B 57 +#define RESET_UART_A 58 +#define RESET_OSC_RING 59 + +/* RESET2 Reserved */ + +#endif -- 2.7.4