Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp646409ybe; Thu, 19 Sep 2019 01:15:36 -0700 (PDT) X-Google-Smtp-Source: APXvYqyz5hwwRlM2QYEoq43V8Bfyl8JlZiQvFbGiNa+lkFm7+YC2Vrvy/QOHKbdBcFSYnAXZEnJp X-Received: by 2002:a17:906:1f14:: with SMTP id w20mr12886178ejj.272.1568880935998; Thu, 19 Sep 2019 01:15:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568880935; cv=none; d=google.com; s=arc-20160816; b=oa196X4w3WzOjfcDK6NK8XM+ciyAdM8kyvxK4eLgzawLsjD+07SUTPwFSvpcyx6yuA GS9uSZoPb//RyRekgxCPx3H0m6dtMNlxTUr5U2yIVAGk+T/14iAP8cZh/EXcCe2IDrwX DyAEpEztALEZc6dRABHC8EuT/hGVCT0f3EqAv0pVLbT7/hjPlZrZ7CMNfJ9LykpF90xZ by7oVjAzf480HrsDHN78EoeosXFmP39af68bQfTImh+VDtYbqI0Ds0OxSlXLWIUspGht KdL0tCq3dv7jHIIji5CCuT8zPyp1e+vcGy1W/EMzxZ55L8JwBYI+4zlQugBrSmg9fK5Y LDhA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=etFnj0btIEsVZyZBom7f98HPL26lWQtm4Q0qTYP0nbc=; b=tGFL+0l88zV6g1lmstUx4NKIH9VMZF0ggo8PrPpds11qgsiwLh/bl5LubZd88prPDf Zrs8sloquHlMhhAdcTcTzArFoqeGLaeUhIaVyxyxDa4XOUgxEl8iF2ObDUrUrAIWspqw Q/TWlawVlEbEdDpWsvHasoaJCO4weanb3bWAB+pXCKuGbff5LVl4M1jqsCukCNjIfPc8 SSFUYBWDZ+8VdppzVfUox4zuVwTex3YpjGuIqSfWErg+2HeJHTY+Eb55gIs1k9bWPjqq QfhH0jW7P0TkHxwxB++AcDb8HhotQPLwlhE2GH4gxmlvbMRcTQjqAmDbkyj8BfH1mNvI ORsg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x15si5021654eda.53.2019.09.19.01.15.12; Thu, 19 Sep 2019 01:15:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731897AbfISING (ORCPT + 99 others); Thu, 19 Sep 2019 04:13:06 -0400 Received: from inva020.nxp.com ([92.121.34.13]:57458 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730886AbfISING (ORCPT ); Thu, 19 Sep 2019 04:13:06 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 8B4F11A03BF; Thu, 19 Sep 2019 10:13:03 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 0EFDA1A01E1; Thu, 19 Sep 2019 10:12:58 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 1601D402D0; Thu, 19 Sep 2019 16:12:51 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: leoyang.li@nxp.com, liviu.dudau@arm.com, Wen He Subject: [v5 1/2] dt/bindings: clk: Add YAML schemas for LS1028A Display Clock bindings Date: Thu, 19 Sep 2019 16:01:45 +0800 Message-Id: <20190919080146.4993-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org LS1028A has a clock domain PXLCLK0 used for provide pixel clocks to Display output interface. Add a YAML schema for this. Signed-off-by: Wen He Reviewed-by: Rob Herring --- .../devicetree/bindings/clock/fsl,plldig.yaml | 43 +++++++++++++++++++ 1 file changed, 43 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/fsl,plldig.yaml diff --git a/Documentation/devicetree/bindings/clock/fsl,plldig.yaml b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml new file mode 100644 index 000000000000..32274e94aafc --- /dev/null +++ b/Documentation/devicetree/bindings/clock/fsl,plldig.yaml @@ -0,0 +1,43 @@ +# SPDX-License-Identifier: GPL-2.0 +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/bindings/clock/fsl,plldig.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP QorIQ Layerscape LS1028A Display PIXEL Clock Binding + +maintainers: + - Wen He + +description: | + NXP LS1028A has a clock domain PXLCLK0 used for the Display output + interface in the display core, as implemented in TSMC CLN28HPM PLL. + which generate and offers pixel clocks to Display. + +properties: + compatible: + const: fsl,ls1028a-plldig + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +examples: + # Display PIXEL Clock node: + - | + dpclk: clock-display@f1f0000 { + compatible = "fsl,ls1028a-plldig"; + reg = <0x0 0xf1f0000 0x0 0xffff>; + #clock-cells = <0>; + clocks = <&osc_27m>; + }; + +... -- 2.17.1