Received: by 2002:a25:c593:0:0:0:0:0 with SMTP id v141csp646398ybe; Thu, 19 Sep 2019 01:15:35 -0700 (PDT) X-Google-Smtp-Source: APXvYqwLIOo0zPTq58O34krEJNRN4EdsE07+zQr31F8sycob4cvopl2pS18HhT0nIFyKjtW/Dz6R X-Received: by 2002:a17:906:4a06:: with SMTP id w6mr10534865eju.214.1568880935218; Thu, 19 Sep 2019 01:15:35 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1568880935; cv=none; d=google.com; s=arc-20160816; b=hdlZRKl2KUR+AWJYGZ4WOVyvsc6i301/uOIce3rOegHzP6a8rw+x0viTwvwihTgYkz UEPbRK6T9jAMTBxxGIgxhQxo+vrShvNIAg6WRedyU09S5Ssn2FfoaSFQ49KB0VAcT0Z1 BsuMl4EdYVl/8mlscTFTBPsSZIropsNf7J+COX+FkGAQySsNfXyiSUITr2l4X3yDdWNt Kuq70GU0Z8xqySqTtYFYDOv8ofxae4D2eIrrmV7lB5V0P2nygpHgmH15VEJC2740CVQt khHXElkl0eGWxarVGs5V5S8mphwfv5D+jFjrLYSZmYzeL9tNO7Qs66abnU4enWdB+Qun DU0g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=cGY5VJBEL1oVaeGYNSMydQH4JqPbjFW8KzxzuzVn2Do=; b=w3ibo2fhqu/xBLYDI6+q8GYGUvuAgbCnXCAupVgn2m7TeMDvvNR7OG4uTDaG6uEoem Dm4lMuq2p3H7CP1WvRUXm+k8V183iUCofeAkOJ8EgPPOgKIvuega9GcQ1MGnU8h5JhiD 7eEYOkQ9TlTz1ZaeYPzSUBYB4PuxSXtRbRsASYguC473YDMWibUL8A87Beygq4WwdS4U kRSg5Jl9xAkn9ftlaElV8T7RohcD1wkUUZ8ni5b36FlO/71NGarDR8aR6BopdWbwpjn/ I/1HXwN5/QrdbAZ40EkC5imh449VC9rlvUHtdCc45iJXzD7RjkNrA6eEDzHQEJzf9HR0 EuAQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c51si4951026edc.317.2019.09.19.01.15.11; Thu, 19 Sep 2019 01:15:35 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387868AbfISINI (ORCPT + 99 others); Thu, 19 Sep 2019 04:13:08 -0400 Received: from inva020.nxp.com ([92.121.34.13]:57516 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727033AbfISINH (ORCPT ); Thu, 19 Sep 2019 04:13:07 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id EFB971A08A8; Thu, 19 Sep 2019 10:13:04 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 3E09A1A0169; Thu, 19 Sep 2019 10:12:59 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 32D9D402FC; Thu, 19 Sep 2019 16:12:52 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Michael Turquette , Stephen Boyd , Rob Herring , Mark Rutland , devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org Cc: leoyang.li@nxp.com, liviu.dudau@arm.com, Wen He Subject: [v5 2/2] clk: ls1028a: Add clock driver for Display output interface Date: Thu, 19 Sep 2019 16:01:46 +0800 Message-Id: <20190919080146.4993-2-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 In-Reply-To: <20190919080146.4993-1-wen.he_1@nxp.com> References: <20190919080146.4993-1-wen.he_1@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add clock driver for QorIQ LS1028A Display output interfaces(LCD, DPHY), as implemented in TSMC CLN28HPM PLL, this PLL supports the programmable integer division and range of the display output pixel clock's 27-594MHz. Signed-off-by: Wen He --- change in v5: - update some code according the maintainter review feedback. drivers/clk/Kconfig | 10 ++ drivers/clk/Makefile | 1 + drivers/clk/clk-plldig.c | 289 +++++++++++++++++++++++++++++++++++++++ 3 files changed, 300 insertions(+) create mode 100644 drivers/clk/clk-plldig.c diff --git a/drivers/clk/Kconfig b/drivers/clk/Kconfig index 801fa1cd0321..0895000c392a 100644 --- a/drivers/clk/Kconfig +++ b/drivers/clk/Kconfig @@ -223,6 +223,16 @@ config CLK_QORIQ This adds the clock driver support for Freescale QorIQ platforms using common clock framework. +config CLK_LS1028A_PLLDIG + tristate "Clock driver for LS1028A Display output" + depends on ARCH_LAYERSCAPE || COMPILE_TEST + default ARCH_LAYERSCAPE + help + This driver support the Display output interfaces(LCD, DPHY) pixel clocks + of the QorIQ Layerscape LS1028A, as implemented TSMC CLN28HPM PLL. Not all + features of the PLL are currently supported by the driver. By default, + configured bypass mode with this PLL. + config COMMON_CLK_XGENE bool "Clock driver for APM XGene SoC" default ARCH_XGENE diff --git a/drivers/clk/Makefile b/drivers/clk/Makefile index 0138fb14e6f8..d23b7464aba8 100644 --- a/drivers/clk/Makefile +++ b/drivers/clk/Makefile @@ -45,6 +45,7 @@ obj-$(CONFIG_COMMON_CLK_OXNAS) += clk-oxnas.o obj-$(CONFIG_COMMON_CLK_PALMAS) += clk-palmas.o obj-$(CONFIG_COMMON_CLK_PWM) += clk-pwm.o obj-$(CONFIG_CLK_QORIQ) += clk-qoriq.o +obj-$(CONFIG_CLK_LS1028A_PLLDIG) += clk-plldig.o obj-$(CONFIG_COMMON_CLK_RK808) += clk-rk808.o obj-$(CONFIG_COMMON_CLK_HI655X) += clk-hi655x.o obj-$(CONFIG_COMMON_CLK_S2MPS11) += clk-s2mps11.o diff --git a/drivers/clk/clk-plldig.c b/drivers/clk/clk-plldig.c new file mode 100644 index 000000000000..e7fceeae0533 --- /dev/null +++ b/drivers/clk/clk-plldig.c @@ -0,0 +1,289 @@ +// SPDX-License-Identifier: GPL-2.0 +/* + * Copyright 2019 NXP + * + * Clock driver for LS1028A Display output interfaces(LCD, DPHY). + */ + +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include +#include + +/* PLLDIG register offsets and bit masks */ +#define PLLDIG_REG_PLLSR 0x24 +#define PLLDIG_REG_PLLDV 0x28 +#define PLLDIG_REG_PLLFM 0x2c +#define PLLDIG_REG_PLLFD 0x30 +#define PLLDIG_REG_PLLCAL1 0x38 +#define PLLDIG_REG_PLLCAL2 0x3c +#define PLLDIG_LOCK_MASK BIT(2) +#define PLLDIG_REG_FIELD_SSCGBYP BIT(30) +#define PLLDIG_REG_FIELD_FDEN BIT(30) +#define PLLDIG_REG_FIELD_DTHDIS GENMASK(17, 16) +#define PLLDIG_REG_FIELD_MULT GENMASK(7, 0) +#define PLLDIG_REG_FIELD_RFDPHI1 GENMASK(30, 25) + +/* Minimum output clock frequency, in Hz */ +#define PHI1_MIN_FREQ 27000000 + +/* Maximum output clock frequency, in Hz */ +#define PHI1_MAX_FREQ 600000000 + +/* Maximum of the divider */ +#define MAX_RFDPHI1 63 + +/* Best value of multiplication factor divider */ +#define PLLDIG_DEFAULE_MULT 44 + +/* + * Clock configuration relationship between the PHI1 frequency(fpll_phi) and + * the output frequency of the PLL is determined by the PLLDV, according to + * the following equation: + * fpll_phi = (pll_ref * mfd) / div_rfdphi1 + */ +struct plldig_phi1_param { + unsigned long rate; + unsigned int rfdphi1; + unsigned int mfd; +}; + +static const struct clk_parent_data parent_data[] = { + {.index = 0}, +}; + +struct clk_plldig { + struct clk_hw hw; + void __iomem *regs; +}; + +#define to_clk_plldig(_hw) container_of(_hw, struct clk_plldig, hw) + +static int plldig_enable(struct clk_hw *hw) +{ + struct clk_plldig *data = to_clk_plldig(hw); + u32 val; + + val = readl(data->regs + PLLDIG_REG_PLLFM); + /* + * Use Bypass mode with PLL off by default, the frequency overshoot + * detector output was disable. SSCG Bypass mode should be enable. + */ + val |= PLLDIG_REG_FIELD_SSCGBYP; + writel(val, data->regs + PLLDIG_REG_PLLFM); + + val = readl(data->regs + PLLDIG_REG_PLLFD); + /* Disable dither and Sigma delta modulation in bypass mode */ + val |= FIELD_PREP(PLLDIG_REG_FIELD_FDEN, 0x1) | + FIELD_PREP(PLLDIG_REG_FIELD_DTHDIS, 0x3); + + writel(val, data->regs + PLLDIG_REG_PLLFD); + + return 0; +} + +static void plldig_disable(struct clk_hw *hw) +{ + struct clk_plldig *data = to_clk_plldig(hw); + u32 val; + + val = readl(data->regs + PLLDIG_REG_PLLFM); + + val &= ~PLLDIG_REG_FIELD_SSCGBYP; + val |= FIELD_PREP(PLLDIG_REG_FIELD_SSCGBYP, 0x0); + + writel(val, data->regs + PLLDIG_REG_PLLFM); +} + +static int plldig_is_enabled(struct clk_hw *hw) +{ + struct clk_plldig *data = to_clk_plldig(hw); + + return (readl(data->regs + PLLDIG_REG_PLLFM) & + PLLDIG_REG_FIELD_SSCGBYP); +} + +static unsigned long plldig_recalc_rate(struct clk_hw *hw, + unsigned long parent_rate) +{ + struct clk_plldig *data = to_clk_plldig(hw); + u32 mult, div, val; + + val = readl(data->regs + PLLDIG_REG_PLLDV); + + /* Check if PLL is bypassed */ + if (val & PLLDIG_REG_FIELD_SSCGBYP) + return parent_rate; + + /* Checkout multiplication factor divider value */ + mult = FIELD_GET(PLLDIG_REG_FIELD_MULT, val); + + /* Checkout divider value of the output frequency */ + div = FIELD_GET(PLLDIG_REG_FIELD_RFDPHI1, val); + + return (parent_rate * mult) / div; +} + +static int plldig_calc_target_rate(unsigned long target_rate, + unsigned long parent_rate, + struct plldig_phi1_param *phi1_out) +{ + unsigned int div, mfd, ret; + unsigned long round_rate; + + /* Range limitation of the request target rate */ + if (target_rate > PHI1_MAX_FREQ) + target_rate = PHI1_MAX_FREQ; + else if (target_rate < PHI1_MIN_FREQ) + target_rate = PHI1_MIN_FREQ; + + /* + * Firstly, check the request target rate whether is divisible + * by the best VCO frequency. + */ + mfd = PLLDIG_DEFAULE_MULT; + round_rate = parent_rate * mfd; + div = round_rate / target_rate; + if (!div || div > MAX_RFDPHI1) + return -EINVAL; + + ret = round_rate % target_rate; + if (!ret) + goto out; + + /* + * Otherwise, try to use rounding algorithm to driven the request + * target rate, as VESA specifies 0.5% pixel clock tolerance, this + * algorithm can cover the tolerance between the request rates and + * actual rates. + */ + round_rate += (target_rate / 2); + div = round_rate / target_rate; + if (!div || div > MAX_RFDPHI1) + return -EINVAL; + +out: + phi1_out->rfdphi1 = div; + phi1_out->mfd = mfd; + phi1_out->rate = target_rate; + + return 0; +} + +static int plldig_determine_rate(struct clk_hw *hw, + struct clk_rate_request *req) +{ + int ret; + struct clk_hw *parent; + struct plldig_phi1_param phi1_param; + unsigned long parent_rate; + + if (!req->rate) + return -ERANGE; + + parent = clk_hw_get_parent(hw); + parent_rate = clk_hw_get_rate(parent); + + ret = plldig_calc_target_rate(req->rate, parent_rate, &phi1_param); + if (ret) + return ret; + + req->rate = phi1_param.rate; + + return 0; +} + +static int plldig_set_rate(struct clk_hw *hw, unsigned long rate, + unsigned long parent_rate) +{ + struct clk_plldig *data = to_clk_plldig(hw); + struct plldig_phi1_param phi1_param; + unsigned int val, cond; + int ret; + + ret = plldig_calc_target_rate(rate, parent_rate, &phi1_param); + if (ret) + return ret; + + val = readl(data->regs + PLLDIG_REG_PLLDV); + val = FIELD_PREP(PLLDIG_REG_FIELD_MULT, phi1_param.mfd) | + FIELD_PREP(PLLDIG_REG_FIELD_RFDPHI1, phi1_param.rfdphi1); + + writel(val, data->regs + PLLDIG_REG_PLLDV); + + /* delay 200us make sure that old lock state is cleared */ + udelay(200); + + /* Wait until PLL is locked or timeout (maximum 1000 usecs) */ + return readl_poll_timeout_atomic(data->regs + PLLDIG_REG_PLLSR, cond, + cond & PLLDIG_LOCK_MASK, 0, + USEC_PER_MSEC); +} + +static const struct clk_ops plldig_clk_ops = { + .enable = plldig_enable, + .disable = plldig_disable, + .is_enabled = plldig_is_enabled, + .recalc_rate = plldig_recalc_rate, + .determine_rate = plldig_determine_rate, + .set_rate = plldig_set_rate, +}; + +static int plldig_clk_probe(struct platform_device *pdev) +{ + struct clk_plldig *data; + struct resource *mem; + struct device *dev = &pdev->dev; + int ret; + + data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL); + if (!data) + return -ENOMEM; + + mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); + data->regs = devm_ioremap_resource(dev, mem); + if (IS_ERR(data->regs)) + return PTR_ERR(data->regs); + + data->hw.init = CLK_HW_INIT_PARENTS_DATA(dev->of_node->name, + parent_data, + &plldig_clk_ops, + 0); + + ret = devm_clk_hw_register(dev, &data->hw); + if (ret) { + dev_err(dev, "failed to register %s clock\n", + dev->of_node->name); + return ret; + } + + return devm_of_clk_add_hw_provider(dev, of_clk_hw_simple_get, + &data->hw); +} + +static const struct of_device_id plldig_clk_id[] = { + { .compatible = "fsl,ls1028a-plldig"}, + { } +}; +MODULE_DEVICE_TABLE(of, plldig_clk_id); + +static struct platform_driver plldig_clk_driver = { + .driver = { + .name = "plldig-clock", + .of_match_table = plldig_clk_id, + }, + .probe = plldig_clk_probe, +}; +module_platform_driver(plldig_clk_driver); + +MODULE_LICENSE("GPL v2"); +MODULE_AUTHOR("Wen He "); +MODULE_DESCRIPTION("LS1028A Display output interface pixel clock driver"); -- 2.17.1