Received: by 2002:a25:b323:0:0:0:0:0 with SMTP id l35csp1812428ybj; Fri, 20 Sep 2019 17:28:10 -0700 (PDT) X-Google-Smtp-Source: APXvYqxlczeqPGVP9PdeZRVLoKqj9cKdcL59t8133eCeB2lB/p0s323XozmfJoTrF4k/iruWOcLM X-Received: by 2002:a05:6402:13c2:: with SMTP id a2mr24671198edx.21.1569025690592; Fri, 20 Sep 2019 17:28:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1569025690; cv=none; d=google.com; s=arc-20160816; b=xp6mqNnmB3JugcbxdPEVqq1b8pMPZVgLpOyjDkx5sf6oeWaSIYwLGdIseXk3OpGbx4 YYpsxbLWigbFHHoTV8AMC3FX35MDsxvgdaIsSWwLD/VTqVQttjzr5hY+p88DyK/O/T9d pPjMZgQgY5hoc04W9OcDVJ7eDMYspmZEpQTWIfIYGxK+9eA8/XKTWkblDORcN7bhgxf8 yTzkSdpLWEkL8AIBIFyJ0DpjFR0d5ZVyNSngQTLRzvZu2Xn7Zhc+ouylVuJ/gF7BslKL 9/y8BmJYzI3MOLwOoZTuokqJyfQ3ALeqAmcYqOo09EMfmBy9FdeTtXse6G4T2oaxBY0G MbSQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=sm3hmT13HndRS5vBhmnvXZSPdt4DnnnpmHrFYh5cUSw=; b=Ln7biHqqOKcJ7y7IhFuQbcGyIOCWraN94/r8CkvuakTxiIPhytqrQm7tIIVKN5hL2V wb1pe8J85mS6s7u5XiMLNn70qdB/vB9OvPTsL9wTIX3YcSHk6hAuQTEsKbEtl+rbpw0m 832XWXwE0GZDte3hKE57NBXX2jTx2ClfmDKJv/ugLMNvw4MrmvbPjxd2FKAg39d8pz+b a+RM63QW8WHv5+5UcbusDC+tWyS4nByCZan72zP0hZC96qi1aGwp8Il9nYipbnTzNJIl bqlUQHMO+gLE2AnH2rYI+lqaawH2WXDeYnx1Fb8kkdhZx8cbOxWDT49HxpX402VSw23y d6rw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d5si2174081edq.60.2019.09.20.17.27.46; Fri, 20 Sep 2019 17:28:10 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2437823AbfITIpb (ORCPT + 99 others); Fri, 20 Sep 2019 04:45:31 -0400 Received: from inva021.nxp.com ([92.121.34.21]:40858 "EHLO inva021.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2404774AbfITIpb (ORCPT ); Fri, 20 Sep 2019 04:45:31 -0400 Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 1D764200479; Fri, 20 Sep 2019 10:45:29 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id DCFBF20007B; Fri, 20 Sep 2019 10:45:24 +0200 (CEST) Received: from titan.ap.freescale.net (TITAN.ap.freescale.net [10.192.208.233]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 6B24C40309; Fri, 20 Sep 2019 16:45:19 +0800 (SGT) From: Wen He To: linux-devel@linux.nxdi.nxp.com, Shawn Guo , Li Yang , Rob Herring , Mark Rutland , devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Wen He Subject: [v2 1/2] arm64: dts: ls1028a: Update the clock providers for the Mali DP500 Date: Fri, 20 Sep 2019 16:34:18 +0800 Message-Id: <20190920083419.5092-1-wen.he_1@nxp.com> X-Mailer: git-send-email 2.9.5 X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In order to maximise performance of the LCD Controller's 64-bit AXI bus, for any give speed bin of the device, the AXI master interface clock(ACLK) clock can be up to CPU_frequency/2, which is already capable of optimal performance. In general, ACLK is always expected to be equal to CPU_frequency/2. APB slave interface clock(PCLK) and Main processing clock(PCLK) both are tied to the same clock as ACLK. This change followed the LS1028A Architecture Specification Manual. Signed-off-by: Wen He --- change in v2: - add details commit description for this change. - v1: Link: https://lore.kernel.org/patchwork/patch/1119145/ arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi | 17 ++--------------- 1 file changed, 2 insertions(+), 15 deletions(-) diff --git a/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi index 72b9a75976a1..51fa8f57fdac 100644 --- a/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi +++ b/arch/arm64/boot/dts/freescale/fsl-ls1028a.dtsi @@ -86,20 +86,6 @@ clocks = <&osc_27m>; }; - aclk: clock-axi { - compatible = "fixed-clock"; - #clock-cells = <0>; - clock-frequency = <650000000>; - clock-output-names= "aclk"; - }; - - pclk: clock-apb { - compatible = "fixed-clock"; - #clock-cells = <0>; - clock-frequency = <650000000>; - clock-output-names= "pclk"; - }; - reboot { compatible ="syscon-reboot"; regmap = <&dcfg>; @@ -679,7 +665,8 @@ interrupts = <0 222 IRQ_TYPE_LEVEL_HIGH>, <0 223 IRQ_TYPE_LEVEL_HIGH>; interrupt-names = "DE", "SE"; - clocks = <&dpclk 0>, <&aclk>, <&aclk>, <&pclk>; + clocks = <&dpclk 0>, <&clockgen 2 2>, <&clockgen 2 2>, + <&clockgen 2 2>; clock-names = "pxlclk", "mclk", "aclk", "pclk"; arm,malidp-output-port-lines = /bits/ 8 <8 8 8>; arm,malidp-arqos-value = <0xd000d000>; -- 2.17.1