Received: by 2002:a25:824b:0:0:0:0:0 with SMTP id d11csp1477286ybn; Wed, 25 Sep 2019 19:24:07 -0700 (PDT) X-Google-Smtp-Source: APXvYqwxekKBFKZNR9pkpZArxDO8Mv/aUR6k5dDqfJuw52jG9ceGrYJOQpzFKTUFJXutZUj7bebf X-Received: by 2002:a17:906:6848:: with SMTP id a8mr1172344ejs.104.1569464647822; Wed, 25 Sep 2019 19:24:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1569464647; cv=none; d=google.com; s=arc-20160816; b=pqrhA+cqwwtYybwexrXK6SVUDqy10Irgs6TzGvFK7EHiF18ebP5401ipuJIOGRIye+ 0A9pAozlEmXaQyP/FJm0AMt96O3/MnUE30wsWXSXea26M03gZu7Om0wSSybS3bGnJDoI byf/zNpF3Pbvi1GSaoI2B8KlMLPywGxrkN5GUBd8Mmmjj6CDstUiAdrsdDKLgPcFf7dL XZzduydkAYZTOIRxksxL1BIOq6a+OqvOarzfZCCTT3MaTxMBSPBR9yz5IW0Pbz8CCXEm ak+PTTW7TsMAejjWBAFJRr9uFd7jFI7RgQLRJmn8RHkEgUSQGEHka/sujy8ogYOVNaaY VLTA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=BErNZBbgBNdxTCVjpqr8zhzKL/hNfL+4G8PGmzWCWTk=; b=QWoMfQ6/moNlnUmKdTjjqtftMSCDhRyWIp6m6cCI/zp3p9Lsc4zvTnrZiHH4yi8g+I P/QUyK/DoBFWnsbT7eEbk+d8hEapPUUHwZ7Gx03qrpnFLSBsz2ojwK/pOa0VKBe/Fn3e kl7kSzF+dKBNYKSdGqGjjV7Ep1vI1mXFEIwjOTizO8gzBTFCh27WOfOS/c0DjcjLF0ZB R7Jm8AIHUejtLiv7BPxDCzjI4E/T5vAN3vU6UzeqA9sQ4xGstVeIEXfHANOYyjKHO740 oAfOW3pL5i3kzS5n+BgrXUlpRpIEUDEqP4YCnkolu98kW2iMtMD7sOC/66xmLVrQiQ28 A7vg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q22si319333eja.178.2019.09.25.19.23.43; Wed, 25 Sep 2019 19:24:07 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2502349AbfIWS12 (ORCPT + 99 others); Mon, 23 Sep 2019 14:27:28 -0400 Received: from foss.arm.com ([217.140.110.172]:46922 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727731AbfIWS11 (ORCPT ); Mon, 23 Sep 2019 14:27:27 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id B4B641B96; Mon, 23 Sep 2019 11:27:26 -0700 (PDT) Received: from big-swifty.lan (unknown [172.31.20.19]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id E87183F694; Mon, 23 Sep 2019 11:27:22 -0700 (PDT) From: Marc Zyngier To: kvmarm@lists.cs.columbia.edu, linux-kernel@vger.kernel.org Cc: Eric Auger , James Morse , Julien Thierry , Suzuki K Poulose , Thomas Gleixner , Jason Cooper , Lorenzo Pieralisi , Andrew Murray Subject: [PATCH 16/35] irqchip/gic-v4.1: Add VPE residency callback Date: Mon, 23 Sep 2019 19:25:47 +0100 Message-Id: <20190923182606.32100-17-maz@kernel.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190923182606.32100-1-maz@kernel.org> References: <20190923182606.32100-1-maz@kernel.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Making a VPE resident on GICv4.1 is pretty simple, as it is just a single write to the local redistributor. We just need extra information about which groups to enable, which the KVM code will have to provide. Signed-off-by: Marc Zyngier --- drivers/irqchip/irq-gic-v3-its.c | 17 +++++++++++++++++ include/linux/irqchip/arm-gic-v3.h | 9 +++++++++ include/linux/irqchip/arm-gic-v4.h | 5 +++++ 3 files changed, 31 insertions(+) diff --git a/drivers/irqchip/irq-gic-v3-its.c b/drivers/irqchip/irq-gic-v3-its.c index 36653db372bc..72d80daa7230 100644 --- a/drivers/irqchip/irq-gic-v3-its.c +++ b/drivers/irqchip/irq-gic-v3-its.c @@ -3461,12 +3461,29 @@ static void its_vpe_4_1_unmask_irq(struct irq_data *d) its_vpe_4_1_send_inv(d); } +static void its_vpe_4_1_schedule(struct its_vpe *vpe, + struct its_cmd_info *info) +{ + void __iomem *vlpi_base = gic_data_rdist_vlpi_base(); + u64 val = 0; + + /* Schedule the VPE */ + val |= GICR_VPENDBASER_Valid; + val |= info->g0en ? GICR_VPENDBASER_4_1_VGRP0EN : 0; + val |= info->g1en ? GICR_VPENDBASER_4_1_VGRP1EN : 0; + val |= FIELD_PREP(GICR_VPENDBASER_4_1_VPEID, vpe->vpe_id); + + gits_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER); +} + static int its_vpe_4_1_set_vcpu_affinity(struct irq_data *d, void *vcpu_info) { + struct its_vpe *vpe = irq_data_get_irq_chip_data(d); struct its_cmd_info *info = vcpu_info; switch (info->cmd_type) { case SCHEDULE_VPE: + its_vpe_4_1_schedule(vpe, info); return 0; case DESCHEDULE_VPE: diff --git a/include/linux/irqchip/arm-gic-v3.h b/include/linux/irqchip/arm-gic-v3.h index 8157737053e4..6fd89d77b2b2 100644 --- a/include/linux/irqchip/arm-gic-v3.h +++ b/include/linux/irqchip/arm-gic-v3.h @@ -327,6 +327,15 @@ #define GICR_VPENDBASER_IDAI (1ULL << 62) #define GICR_VPENDBASER_Valid (1ULL << 63) +/* + * GICv4.1 VPENDBASER, used for VPE residency. On top of these fields, + * also use the above Valid, PendingLast and Dirty. + */ +#define GICR_VPENDBASER_4_1_DB (1ULL << 62) +#define GICR_VPENDBASER_4_1_VGRP0EN (1ULL << 59) +#define GICR_VPENDBASER_4_1_VGRP1EN (1ULL << 58) +#define GICR_VPENDBASER_4_1_VPEID GENMASK_ULL(15, 0) + /* * ITS registers, offsets from ITS_base */ diff --git a/include/linux/irqchip/arm-gic-v4.h b/include/linux/irqchip/arm-gic-v4.h index 6213ced6f199..edbaa37fd3f1 100644 --- a/include/linux/irqchip/arm-gic-v4.h +++ b/include/linux/irqchip/arm-gic-v4.h @@ -98,6 +98,11 @@ struct its_cmd_info { union { struct its_vlpi_map *map; u8 config; + bool req_db; + struct { + bool g0en; + bool g1en; + }; }; }; -- 2.20.1