Received: by 2002:a25:824b:0:0:0:0:0 with SMTP id d11csp5507132ybn; Sat, 28 Sep 2019 23:27:23 -0700 (PDT) X-Google-Smtp-Source: APXvYqzYQiFtSKMromKhQSBPs3qa3M+XV1rs8dK1lW9p4KUpoVyQj//MMfKzf5udo83dCbmfcNRj X-Received: by 2002:a17:906:4c4c:: with SMTP id d12mr14301964ejw.174.1569738443637; Sat, 28 Sep 2019 23:27:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1569738443; cv=none; d=google.com; s=arc-20160816; b=SiAjgdeJglqQOMKI0tPBbU6bqWi163BkKG1S98Wv38UMlTD+IIx9HFy5+eBVsLbTXw OmBoN77srk+w/8dy4hulDbcgpmT3FVJIZuvjeM8E3ViS416j5JdeXzNE7GW9Pkl2Ykck MvaKWFnn6i9tN4Dqi7clOTsftpuwYtimedVTVmaZjKL+b3tcje34BeSXlNxA3+a9BL2B O7g/VEqITHx8KbwvGtqVq/YkVSlhWWVHXuaWOACjLXYwmd5GiRP3XgdAMXp1FDBT0VjX c2lr+B6xo7QcVq6zJj38WUUEjhQsHiExtvXg87Sd2YbUT2SqhAI4h4z2H1ARkgrP5cTE iO4g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=UNePRrpXSo7Znc/ASvcwGtE6YWw3GIUR9SIm9cxh4DU=; b=AKWYxL/gxRKJGSbJ+/3JRaZVLkAeT8jf5jA7oHnebL+ApFO1FYtxSHgKmfKO2nLjOp icktZ2bWSYisTd0jCPFYqT7KpLbJMZScc3gshsbKWvIlGDevyxQEqcrly4KPUJ0MXdQa I4dKUd8OBErKUBP8lhTM4AIrUo790f8napgl2JN3Zo4fxaHhiMcaHaGyqC1qRCP7wPqo BzaIHs6gfNsREoEP9pnaFaHIpg2p6VaU08W3FGljq82Qtw3ZdkL/OHeQeIrJz676E+LC fhnoWG9w9PbY1tEc5w85II19n5PrqymgkCDTRLZjbHC7+M79eX1KtcLotgmjWo+VmB/j YfkA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k1si4819561ede.255.2019.09.28.23.26.59; Sat, 28 Sep 2019 23:27:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728948AbfI2GY1 (ORCPT + 99 others); Sun, 29 Sep 2019 02:24:27 -0400 Received: from mail-sz.amlogic.com ([211.162.65.117]:15311 "EHLO mail-sz.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728198AbfI2GYZ (ORCPT ); Sun, 29 Sep 2019 02:24:25 -0400 Received: from droid12-sz.software.amlogic (10.28.8.22) by mail-sz.amlogic.com (10.28.11.5) with Microsoft SMTP Server id 15.1.1591.10; Sun, 29 Sep 2019 14:24:20 +0800 From: Xingyu Chen To: Philipp Zabel , Kevin Hilman , Neil Armstrong CC: Xingyu Chen , Rob Herring , Jerome Brunet , Hanjie Lin , Jianxin Pan , , , Subject: [PATCH v3 3/3] reset: add support for the Meson-A1 SoC Reset Controller Date: Sun, 29 Sep 2019 14:24:15 +0800 Message-ID: <1569738255-3941-4-git-send-email-xingyu.chen@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1569738255-3941-1-git-send-email-xingyu.chen@amlogic.com> References: <1569738255-3941-1-git-send-email-xingyu.chen@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.28.8.22] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The number of RESET registers and offset of RESET_LEVEL register for Meson-A1 are different from previous SoCs, In order to describe these differences, we introduce the struct meson_reset_param. Reviewed-by: Kevin Hilman Reviewed-by: Neil Armstrong Signed-off-by: Xingyu Chen --- drivers/reset/reset-meson.c | 35 ++++++++++++++++++++++++++++------- 1 file changed, 28 insertions(+), 7 deletions(-) diff --git a/drivers/reset/reset-meson.c b/drivers/reset/reset-meson.c index 7d05d76..94d7ba8 100644 --- a/drivers/reset/reset-meson.c +++ b/drivers/reset/reset-meson.c @@ -15,12 +15,16 @@ #include #include -#define REG_COUNT 8 #define BITS_PER_REG 32 -#define LEVEL_OFFSET 0x7c + +struct meson_reset_param { + int reg_count; + int level_offset; +}; struct meson_reset { void __iomem *reg_base; + const struct meson_reset_param *param; struct reset_controller_dev rcdev; spinlock_t lock; }; @@ -46,10 +50,12 @@ static int meson_reset_level(struct reset_controller_dev *rcdev, container_of(rcdev, struct meson_reset, rcdev); unsigned int bank = id / BITS_PER_REG; unsigned int offset = id % BITS_PER_REG; - void __iomem *reg_addr = data->reg_base + LEVEL_OFFSET + (bank << 2); + void __iomem *reg_addr; unsigned long flags; u32 reg; + reg_addr = data->reg_base + data->param->level_offset + (bank << 2); + spin_lock_irqsave(&data->lock, flags); reg = readl(reg_addr); @@ -81,10 +87,21 @@ static const struct reset_control_ops meson_reset_ops = { .deassert = meson_reset_deassert, }; +static const struct meson_reset_param meson8b_param = { + .reg_count = 8, + .level_offset = 0x7c, +}; + +static const struct meson_reset_param meson_a1_param = { + .reg_count = 3, + .level_offset = 0x40, +}; + static const struct of_device_id meson_reset_dt_ids[] = { - { .compatible = "amlogic,meson8b-reset" }, - { .compatible = "amlogic,meson-gxbb-reset" }, - { .compatible = "amlogic,meson-axg-reset" }, + { .compatible = "amlogic,meson8b-reset", .data = &meson8b_param}, + { .compatible = "amlogic,meson-gxbb-reset", .data = &meson8b_param}, + { .compatible = "amlogic,meson-axg-reset", .data = &meson8b_param}, + { .compatible = "amlogic,meson-a1-reset", .data = &meson_a1_param}, { /* sentinel */ }, }; @@ -102,12 +119,16 @@ static int meson_reset_probe(struct platform_device *pdev) if (IS_ERR(data->reg_base)) return PTR_ERR(data->reg_base); + data->param = of_device_get_match_data(&pdev->dev); + if (!data->param) + return -ENODEV; + platform_set_drvdata(pdev, data); spin_lock_init(&data->lock); data->rcdev.owner = THIS_MODULE; - data->rcdev.nr_resets = REG_COUNT * BITS_PER_REG; + data->rcdev.nr_resets = data->param->reg_count * BITS_PER_REG; data->rcdev.ops = &meson_reset_ops; data->rcdev.of_node = pdev->dev.of_node; -- 2.7.4