Received: by 2002:a25:824b:0:0:0:0:0 with SMTP id d11csp7103282ybn; Mon, 30 Sep 2019 08:41:50 -0700 (PDT) X-Google-Smtp-Source: APXvYqx9Dk96mTvUSw17FxTgUd8NhxWFRGxr0AgQ1Gnz2Wj9o3CRu1GtfGJOfGhJYzGqXB75yvZD X-Received: by 2002:aa7:d883:: with SMTP id u3mr20259166edq.281.1569858109996; Mon, 30 Sep 2019 08:41:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1569858109; cv=none; d=google.com; s=arc-20160816; b=D76H5J7AfFXktrG0TlS5a70EDm0KAqxFG2NpbNTiySg6lpGt94VDMYtSLTgcKygCeV cMtsuuIhzGzGBpLWuXvlvWL4kZaQosGt9ujXBBlhxbY/PyZDyHzRUTXfGQXYXhAqXHu7 HtRpE1zMAPUT2fuS9Vg+BOnlUV2uo74curCCZQuDk4z4TV9JOJotpAGDEHECwtSgXz6C RkFBYNkheKOz2HOWIWQqCBH54uSHs404sGtnJePRpktfEqW6okvwocMB3Xu+OnN4Y79H JBVKNJmZ94+E/86NNmrh7/CozD6Z0QZOe8Rf32SAEXPhNYNZJ7Nzp34wqKE/9mhmtaaN sXZg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=azBqzcQzZiHN5sFOZa5vJSD7E3a3mtlmopNnABCOMWQ=; b=sWxSJBGY4kpfdRX+YSvheInAFKhJ9+2ggRMRbYOv2Zh+l0SNRgJpXkQSa8IYLAaktt xOULFL8Qh79tauPN3wS4/hw2JW5BcU9XxU3vgp66CvvFcbtCW5CzQQ6E+x7hlHJukFzZ GXoNumSN/6MnRw0KdwbYzTEaZS3Fd+QGstGIRdzodMuN0TaaR/ObbY+PcjwLnBWegnJ2 AahAYTCdZ1F4c7753FhaqdL3MmubB2rDKKzRiSgrVYn1rRfmyxUc4K5jCLXVBwNvlhWu iusq1NDUY24xtvBj3RyB22tNUc3xomYbZ7oTebsACLEM2WzdCcbzVK2chh86WNsNMq2C LI5w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f21si7025940eda.216.2019.09.30.08.41.25; Mon, 30 Sep 2019 08:41:49 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732102AbfI3PkV (ORCPT + 99 others); Mon, 30 Sep 2019 11:40:21 -0400 Received: from foss.arm.com ([217.140.110.172]:57210 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727767AbfI3PkU (ORCPT ); Mon, 30 Sep 2019 11:40:20 -0400 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 589151000; Mon, 30 Sep 2019 08:40:20 -0700 (PDT) Received: from localhost (unknown [10.37.6.20]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id C3C083F706; Mon, 30 Sep 2019 08:40:19 -0700 (PDT) Date: Mon, 30 Sep 2019 16:40:18 +0100 From: Andrew Murray To: Remi Pommarel Cc: Thomas Petazzoni , Lorenzo Pieralisi , Bjorn Helgaas , Ellie Reeves , linux-pci@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v3] PCI: aardvark: Use LTSSM state to build link training flag Message-ID: <20190930154017.GF42880@e119886-lin.cambridge.arm.com> References: <20190522213351.21366-3-repk@triplefau.lt> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190522213351.21366-3-repk@triplefau.lt> User-Agent: Mutt/1.10.1+81 (426a6c1) (2018-08-26) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Wed, May 22, 2019 at 11:33:51PM +0200, Remi Pommarel wrote: > Aardvark's PCI_EXP_LNKSTA_LT flag in its link status register is not > implemented and does not reflect the actual link training state (the > flag is always set to 0). In order to support link re-training feature > this flag has to be emulated. The Link Training and Status State > Machine (LTSSM) flag in Aardvark LMI config register could be used as > a link training indicator. Indeed if the LTSSM is in L0 or upper state > then link training has completed (see [1]). > > Unfortunately because after asking a link retraining it takes a while > for the LTSSM state to become less than 0x10 (due to L0s to recovery > state transition delays), LTSSM can still be in L0 while link training > has not finished yet. So this waits for link to be in recovery or lesser > state before returning after asking for a link retrain. > > [1] "PCI Express Base Specification", REV. 4.0 > PCI Express, February 19 2014, Table 4-14 > > Signed-off-by: Remi Pommarel > --- > Changes since v1: > - Rename retraining flag field > - Fix DEVCTL register writing > > Changes since v2: > - Rewrite patch logic so it is more legible > > Please note that I will unlikely be able to answer any comments from May > 24th to June 10th. > --- > drivers/pci/controller/pci-aardvark.c | 29 ++++++++++++++++++++++++++- > 1 file changed, 28 insertions(+), 1 deletion(-) > > diff --git a/drivers/pci/controller/pci-aardvark.c b/drivers/pci/controller/pci-aardvark.c > index 134e0306ff00..8803083b2174 100644 > --- a/drivers/pci/controller/pci-aardvark.c > +++ b/drivers/pci/controller/pci-aardvark.c > @@ -180,6 +180,8 @@ > #define LINK_WAIT_MAX_RETRIES 10 > #define LINK_WAIT_USLEEP_MIN 90000 > #define LINK_WAIT_USLEEP_MAX 100000 > +#define RETRAIN_WAIT_MAX_RETRIES 10 > +#define RETRAIN_WAIT_USLEEP_US 2000 > > #define MSI_IRQ_NUM 32 > > @@ -239,6 +241,17 @@ static int advk_pcie_wait_for_link(struct advk_pcie *pcie) > return -ETIMEDOUT; > } > > +static void advk_pcie_wait_for_retrain(struct advk_pcie *pcie) > +{ > + size_t retries; > + > + for (retries = 0; retries < RETRAIN_WAIT_MAX_RETRIES; ++retries) { > + if (!advk_pcie_link_up(pcie)) > + break; > + udelay(RETRAIN_WAIT_USLEEP_US); > + } > +} > + > static void advk_pcie_setup_hw(struct advk_pcie *pcie) > { > u32 reg; > @@ -426,11 +439,20 @@ advk_pci_bridge_emul_pcie_conf_read(struct pci_bridge_emul *bridge, > return PCI_BRIDGE_EMUL_HANDLED; > } > > + case PCI_EXP_LNKCTL: { > + /* u32 contains both PCI_EXP_LNKCTL and PCI_EXP_LNKSTA */ > + u32 val = advk_readl(pcie, PCIE_CORE_PCIEXP_CAP + reg) & > + ~(PCI_EXP_LNKSTA_LT << 16); The commit message says "the flag is always set to 0" - therefore I guess you don't *need* to mask out the LT bit here? I assume this is just belt-and-braces but thought I'd check incase I've misunderstood or if your commit message is inaccurate. In any case masking out the bit (or adding a comment) makes this code more readable as the reader doesn't need to know what the hardware does with this bit. > + if (!advk_pcie_link_up(pcie)) > + val |= (PCI_EXP_LNKSTA_LT << 16); > + *value = val; > + return PCI_BRIDGE_EMUL_HANDLED; > + } > + > case PCI_CAP_LIST_ID: > case PCI_EXP_DEVCAP: > case PCI_EXP_DEVCTL: > case PCI_EXP_LNKCAP: > - case PCI_EXP_LNKCTL: > *value = advk_readl(pcie, PCIE_CORE_PCIEXP_CAP + reg); > return PCI_BRIDGE_EMUL_HANDLED; > default: > @@ -447,8 +469,13 @@ advk_pci_bridge_emul_pcie_conf_write(struct pci_bridge_emul *bridge, > > switch (reg) { > case PCI_EXP_DEVCTL: > + advk_writel(pcie, new, PCIE_CORE_PCIEXP_CAP + reg); > + break; Why is this here? Thanks, Andrew Murray > + > case PCI_EXP_LNKCTL: > advk_writel(pcie, new, PCIE_CORE_PCIEXP_CAP + reg); > + if (new & PCI_EXP_LNKCTL_RL) > + advk_pcie_wait_for_retrain(pcie); > break; > > case PCI_EXP_RTCTL: > -- > 2.20.1 >