Received: by 2002:a25:824b:0:0:0:0:0 with SMTP id d11csp897320ybn; Wed, 2 Oct 2019 07:54:29 -0700 (PDT) X-Google-Smtp-Source: APXvYqy1J5nT3cDu58/lghQ12RloYk3C6UTjk+NfK1aei1qUwUy0mbYLYDyhW6/LI3pnq2NcBbCH X-Received: by 2002:a17:906:8319:: with SMTP id j25mr3525810ejx.122.1570028069763; Wed, 02 Oct 2019 07:54:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1570028069; cv=none; d=google.com; s=arc-20160816; b=m0EgL0eGhbj7q0K/ZYLUHHX9+j39NvzmzO6rOgyPVDfjiFFGvaXJPwLG+ltf/91Fub sw4aQkNGXMYUnfTRXtrds8ywi71CAs2xj6qbLptNGHDxHB1mEIcPB9wmVbbBaGgcZrO2 8n71H5CAWnF5yV1tdPyH1Rk35eKyyoPkSJU3+2tw9eyqHfPoQBzqVD3beAETYKv7ouVG Hb6a7SLU3XMT9CK9kUG4FCVQmFQ8//fXGiWDk+uMeY6YuLtVn/OGF3FAW0AycymSRtwg 6litpA1aCAMCudioZzQf4Gy53iPbGglV9BuuZN3ttSK8EBpxINE0/6n6PfUUtW8B6CxX 3+bQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=S0x5Akj31Mtu1fUgUm5pARJ8izQaidCF9077WkinqBE=; b=O/qJRwg2rdPi9BV2NUVJ/oSTJKUUbHT7JddaNjlAeaFrb4DBKEGLoiC6mbkezJktqY gCmqk0bRlYSNuL1j+og+BRPUcEsqO/yTS2T9a3CAncr0LBRRbbfD81Y3mQQWr5jKlxl3 KeW2K+zfHGiXwUjQcozEIeSnyGs+cjNeAdu20G+t0oQQNcnm5tEcDxfOVAbVyFlkteFT DIOM4bXW8OhWP5yz7PSq/MbAt0dfOW+iNkIOFZyPdEb1ac/PxkHKNmwos4grf9FMAIRQ 6VScWlVn6KW1PKqKsC+1mv3DxQ4WPB/VwVhrhri9R63GaIQSFvxf3Uv3beHgAOYzW2Gp 2Dmg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=byCCvAQu; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y50si7390070edd.237.2019.10.02.07.54.05; Wed, 02 Oct 2019 07:54:29 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=byCCvAQu; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728225AbfJBOhB (ORCPT + 99 others); Wed, 2 Oct 2019 10:37:01 -0400 Received: from mail.kernel.org ([198.145.29.99]:46668 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726951AbfJBOhB (ORCPT ); Wed, 2 Oct 2019 10:37:01 -0400 Received: from mail-qk1-f177.google.com (mail-qk1-f177.google.com [209.85.222.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 083D321D7B; Wed, 2 Oct 2019 14:37:00 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1570027020; bh=l424NVEzG4ThrC9rmj9+Vglen2NQpsXN1YuwbmNYEIU=; h=References:In-Reply-To:From:Date:Subject:To:Cc:From; b=byCCvAQuO7pG4NgtQHjzkNpqMJMc8uN9GoybJZJsfHTo2nmAl3VSY2yXF47ipcDb4 Nk0fQmLETDXEolz7N8SS7wNiSXiaSfcIA4FWfK2HB+CTfah85Kwqux8g+8kj/d1aJH Z9ZD4LTmktO6DTYw1qEANP+Te5+tkMW/IoafqWwo= Received: by mail-qk1-f177.google.com with SMTP id 4so15194402qki.6; Wed, 02 Oct 2019 07:36:59 -0700 (PDT) X-Gm-Message-State: APjAAAXomx2/D338/z2DmS6coJ0wN3JIFgq+ML8v/7DK62XXOlp1/nfU 4widuXSSnsApmgJKBnLd1CMKFf3TERThbwoyEA== X-Received: by 2002:a05:620a:7da:: with SMTP id 26mr3707675qkb.119.1570027019132; Wed, 02 Oct 2019 07:36:59 -0700 (PDT) MIME-Version: 1.0 References: <20190704122319.8983-1-martin.blumenstingl@googlemail.com> <20190704122319.8983-2-martin.blumenstingl@googlemail.com> In-Reply-To: <20190704122319.8983-2-martin.blumenstingl@googlemail.com> From: Rob Herring Date: Wed, 2 Oct 2019 09:36:45 -0500 X-Gmail-Original-Message-ID: Message-ID: Subject: Re: [PATCH v2 1/4] dt-bindings: phy: add binding for the Lantiq VRX200 and ARX300 PCIe PHYs To: Martin Blumenstingl Cc: "open list:MIPS" , devicetree@vger.kernel.org, John Crispin , Kishon Vijay Abraham I , "linux-kernel@vger.kernel.org" , Hauke Mehrtens , Paul Burton , Ralf Baechle , Mark Rutland , Martin Schiller Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Jul 4, 2019 at 7:23 AM Martin Blumenstingl wrote: > > Add the bindings for the PCIe PHY on Lantiq VRX200 and ARX300 SoCs. > The IP block contains settings for the PHY and a PLL. > The PLL mode is configurable through a dedicated #phy-cell in .dts. > > Signed-off-by: Martin Blumenstingl > --- > .../bindings/phy/lantiq,vrx200-pcie-phy.yaml | 95 +++++++++++++++++++ > .../dt-bindings/phy/phy-lantiq-vrx200-pcie.h | 11 +++ > 2 files changed, 106 insertions(+) > create mode 100644 Documentation/devicetree/bindings/phy/lantiq,vrx200-pcie-phy.yaml > create mode 100644 include/dt-bindings/phy/phy-lantiq-vrx200-pcie.h > > diff --git a/Documentation/devicetree/bindings/phy/lantiq,vrx200-pcie-phy.yaml b/Documentation/devicetree/bindings/phy/lantiq,vrx200-pcie-phy.yaml > new file mode 100644 > index 000000000000..8a56a8526cef > --- /dev/null > +++ b/Documentation/devicetree/bindings/phy/lantiq,vrx200-pcie-phy.yaml > @@ -0,0 +1,95 @@ > +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > +%YAML 1.2 > +--- > +$id: http://devicetree.org/schemas/phy/lantiq,vrx200-pcie-phy.yaml# > +$schema: http://devicetree.org/meta-schemas/core.yaml# > + > +title: Lantiq VRX200 and ARX300 PCIe PHY Device Tree Bindings > + > +maintainers: > + - Martin Blumenstingl > + > +properties: > + "#phy-cells": > + const: 1 > + description: selects the PHY mode as defined in > + > + compatible: > + enum: > + - lantiq,vrx200-pcie-phy > + - lantiq,arx300-pcie-phy > + > + reg: > + maxItems: 1 > + > + clocks: > + items: > + - description: PHY module clock > + - description: PDI register clock > + > + clock-names: > + items: > + - const: phy > + - const: pdi > + > + resets: > + items: > + - description: exclusive PHY reset line > + - description: shared reset line between the PCIe PHY and PCIe controller > + > + resets-names: This breaks 'make dt_binding_check'. It should be 'reset-names'. Rob